Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2867876pxj; Sun, 23 May 2021 13:44:11 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxK/M3RpW8plXhJK+liZb0OM/VJoVd/qWLcaV53O3HN+mQs3f9Nr7gihi7P5BwmIhJI51XZ X-Received: by 2002:aa7:d843:: with SMTP id f3mr22074461eds.270.1621802650745; Sun, 23 May 2021 13:44:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621802650; cv=none; d=google.com; s=arc-20160816; b=Lucpt2vQklYUXZflau6zT/ddNBQMvkKIx2nrYGNvXX1h6MSGMAs5UcS0wocum5jrrI aYb/uct0OsLjg554rt0t3klNjm2hNLu/+7gO3FTrmEGZbvyGDnVkG6abZG0aoJ6ShCUp NhXmIdJhz5P4AwgyzPvxxNCOna7yF9ClsKcy7WruZApbHDIzosTE+NJ2vd9tBJTAv2LZ DTMQr/ko212Xq5aMlVRbmhQZDxtQas7tlo9a2sobiKRcy7Z9Bhbhzwm7GyHsk57fFFej EBrHGIitczIgR1UpKMutIen7Km+Q4m8aDhyGU7a8GgfhHC7HMBxIWRu5MMGgaIpQ6xLz LY+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:to:content-transfer-encoding:mime-version :message-id:date:subject:cc:from; bh=HZAPN/yAysBnznKCGvbhvM8uGYJ/c6kbB5yEuYmHubM=; b=SXVIplbVz0yyw+M6Mi7LL0pSCfAlhWmW80igEGz59G0QgmC2FK50HxWDPLv2oQKWnV bg4k4nuwsha6cSacgNBc9RsM9s8BlZBImdZ7Uv6/WbMWIqimXaEZjntzznsrnKG1F3cb Vv2FmOJX88t9LUwSOoi18XLnnebKvc2QPmjRNLuClrTstyG3dRSeoKpZCST9YHaZX6Yv LdsA/Ar2mK6EuHvjZ/iPJ3bnCz38JF4FIZgeEtF3bp2s4Du8KA1xmkhxYbpa6hv3H7Vs RBbXIb/ExSIXO1PSjsDhoE+yIXEzqq/9O5rejWfMRZx/DkVS2A7ddQCKR/uA9lpVfpDA Iyxw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bc2si10178069edb.349.2021.05.23.13.43.46; Sun, 23 May 2021 13:44:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232049AbhEWUk2 (ORCPT + 99 others); Sun, 23 May 2021 16:40:28 -0400 Received: from relay01.th.seeweb.it ([5.144.164.162]:50069 "EHLO relay01.th.seeweb.it" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232031AbhEWUk1 (ORCPT ); Sun, 23 May 2021 16:40:27 -0400 Received: from TimeMachine.localdomain (bband-dyn255.178-41-232.t-com.sk [178.41.232.255]) by m-r1.th.seeweb.it (Postfix) with ESMTPA id 2B9421F6AF; Sun, 23 May 2021 22:32:09 +0200 (CEST) From: Martin Botka Cc: ~postmarketos/upstreaming@lists.sr.ht, konrad.dybcio@somainline.org, angelogioacchino.delregno@somainline.org, marijn.suijten@somainline.org, Martin Botka , Andy Gross , Bjorn Andersson , Michael Turquette , Stephen Boyd , Rob Herring , linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 01/2] dt-bindings: clk: qcom: gcc-sm6125: Document SM6125 GCC driver Date: Sun, 23 May 2021 22:31:59 +0200 Message-Id: <20210523203202.691900-1-martin.botka@somainline.org> X-Mailer: git-send-email 2.31.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit To: unlisted-recipients:; (no To-header on input) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Signed-off-by: Martin Botka --- .../bindings/clock/qcom,gcc-sm6125.yaml | 72 +++++++++++++++++++ 1 file changed, 72 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml diff --git a/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml b/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml new file mode 100644 index 000000000000..f7198370a1b9 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml @@ -0,0 +1,72 @@ +# SPDX-License-Identifier: GPL-2.0-only +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/qcom,gcc-sm6125.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Global Clock & Reset Controller Binding for SM6125 + +maintainers: + - Konrad Dybcio + +description: | + Qualcomm global clock control module which supports the clocks, resets and + power domains on SM6125. + + See also: + - dt-bindings/clock/qcom,gcc-sm6125.h + +properties: + compatible: + const: qcom,gcc-sm6125 + + clocks: + items: + - description: Board XO source + - description: Sleep clock source + + clock-names: + items: + - const: bi_tcxo + - const: sleep_clk + + '#clock-cells': + const: 1 + + '#reset-cells': + const: 1 + + '#power-domain-cells': + const: 1 + + reg: + maxItems: 1 + + protected-clocks: + description: + Protected clock specifier list as per common clock binding. + +required: + - compatible + - clocks + - clock-names + - reg + - '#clock-cells' + - '#reset-cells' + - '#power-domain-cells' + +additionalProperties: false + +examples: + - | + #include + clock-controller@1400000 { + compatible = "qcom,gcc-sm6125"; + reg = <0x01400000 0x1f0000>; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + clock-names = "bi_tcxo", "sleep_clk"; + clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>, <&sleep_clk>; + }; +... -- 2.31.1