Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3196715pxj; Mon, 24 May 2021 00:37:16 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy5uKdsQ7WTYoSK/i8mztpom1uXv2PdzNHFv8LtQ4Yu225DNwin94TZWUJZyFJuPdKGCHis X-Received: by 2002:aa7:cd55:: with SMTP id v21mr24924428edw.344.1621841835916; Mon, 24 May 2021 00:37:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621841835; cv=none; d=google.com; s=arc-20160816; b=gstSuCl/0dRBAdf1yvaTDoz5ta9FjksKmE9QZ/Oh2+K44+2B2Yz0aSLDD1wVAOyMkq eueG6pdU1iuERHJr4qS9DJSbznnmiAvduZCSPaJyJXnLQAOWSOxwUq8D8o1FZWuayxUn t5Hvw5KQNgYAtIln7HdqjZGHBjJy8EZ9wr/cLbt99uPDMwXcXBtabjltWeUGwHHdbEB2 NLwZ4R9MqBVQ6BSzwkeAuTVPUCEsZkCIwRO+xhHJNTV53iKbzYjj1FltZThhwbkKjo3a ScK8Nhfmmvp4JoDva+jDdeWSbOHrL9leo9TkvrY+ztSthZlG+g9XEXPo7Wmmql32b4lx 9OAA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=kwz4bax+l94pL6tUnFVA8u6fTyOtgrJIJgvm0hF6IXc=; b=SiCVuFZe/XzNtNSE5hXd6bz7cRu9FEuBBAKM8Ok8nxjcR9O4ZeeUCy5V7r6vH+TsJ9 AT87lHPeCXoe9/l2Sp0CV7xTgaeDq2V1eEW1ercQaDA64El67J2yvJy1NIOz0xc0fvYA h+Zt3dCN8njR+rAT2B7kTU1v3ZAbwePL1Z3UwfimLl/m1eNoyUpWJKxvuVnxJNsb6z0z huOi1BZHbsbXBZW3d01ooCWz8L1Jlj/56HkHBwXAZv0MuYs7Ju8AxLsVjzhuiiO1WojX mmZBicAhESEhCh/51uUCo/BTU1Md2O5sk/TVLDc01WTRMmGk+p/5hajPE0WhQchbghFp 5PyQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bd22si11377044edb.105.2021.05.24.00.36.52; Mon, 24 May 2021 00:37:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232392AbhEXHg2 (ORCPT + 99 others); Mon, 24 May 2021 03:36:28 -0400 Received: from twspam01.aspeedtech.com ([211.20.114.71]:47797 "EHLO twspam01.aspeedtech.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232313AbhEXHg1 (ORCPT ); Mon, 24 May 2021 03:36:27 -0400 Received: from mail.aspeedtech.com ([192.168.0.24]) by twspam01.aspeedtech.com with ESMTP id 14O7KiKJ005067; Mon, 24 May 2021 15:20:44 +0800 (GMT-8) (envelope-from steven_lee@aspeedtech.com) Received: from slee-VirtualBox.localdomain (192.168.100.253) by TWMBX02.aspeed.com (192.168.0.24) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 24 May 2021 15:33:38 +0800 From: Steven Lee To: Rob Herring , Joel Stanley , "Andrew Jeffery" , Adrian Hunter , "Ulf Hansson" , "open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS" , "moderated list:ARM/ASPEED MACHINE SUPPORT" , "moderated list:ARM/ASPEED MACHINE SUPPORT" , open list , , "moderated list:ASPEED SD/MMC DRIVER" CC: , , , Subject: [PATCH v5 4/4] mmc: sdhci-of-aspeed: Configure the SDHCIs as specified by the devicetree. Date: Mon, 24 May 2021 15:32:56 +0800 Message-ID: <20210524073308.9328-5-steven_lee@aspeedtech.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210524073308.9328-1-steven_lee@aspeedtech.com> References: <20210524073308.9328-1-steven_lee@aspeedtech.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [192.168.100.253] X-ClientProxiedBy: TWMBX02.aspeed.com (192.168.0.24) To TWMBX02.aspeed.com (192.168.0.24) X-DNSRBL: X-MAIL: twspam01.aspeedtech.com 14O7KiKJ005067 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The hardware provides capability configuration registers for each SDHCI in the global configuration space for the SD controller. Writes to the global capability registers are mirrored to the capability registers in the associated SDHCI. Configuration of the capabilities must be written through the mirror registers prior to initialisation of the SDHCI. Signed-off-by: Steven Lee Reviewed-by: Andrew Jeffery Reviewed-by: Joel Stanley --- drivers/mmc/host/sdhci-of-aspeed.c | 48 ++++++++++++++++++++++++++++++ 1 file changed, 48 insertions(+) diff --git a/drivers/mmc/host/sdhci-of-aspeed.c b/drivers/mmc/host/sdhci-of-aspeed.c index d001c51074a0..65b5685f6c15 100644 --- a/drivers/mmc/host/sdhci-of-aspeed.c +++ b/drivers/mmc/host/sdhci-of-aspeed.c @@ -31,6 +31,11 @@ #define ASPEED_SDC_S0_PHASE_OUT_EN GENMASK(1, 0) #define ASPEED_SDC_PHASE_MAX 31 +/* SDIO{10,20} */ +#define ASPEED_SDC_CAP1_1_8V (0 * 32 + 26) +/* SDIO{14,24} */ +#define ASPEED_SDC_CAP2_SDR104 (1 * 32 + 1) + struct aspeed_sdc { struct clk *clk; struct resource *res; @@ -72,6 +77,37 @@ struct aspeed_sdhci { const struct aspeed_sdhci_phase_desc *phase_desc; }; +/* + * The function sets the mirror register for updating + * capbilities of the current slot. + * + * slot | capability | caps_reg | mirror_reg + * -----|-------------|----------|------------ + * 0 | CAP1_1_8V | SDIO140 | SDIO10 + * 0 | CAP2_SDR104 | SDIO144 | SDIO14 + * 1 | CAP1_1_8V | SDIO240 | SDIO20 + * 1 | CAP2_SDR104 | SDIO244 | SDIO24 + */ +static void aspeed_sdc_set_slot_capability(struct sdhci_host *host, struct aspeed_sdc *sdc, + int capability, bool enable, u8 slot) +{ + u32 mirror_reg_offset; + u32 cap_val; + u8 cap_reg; + + if (slot > 1) + return; + + cap_reg = capability / 32; + cap_val = sdhci_readl(host, 0x40 + (cap_reg * 4)); + if (enable) + cap_val |= BIT(capability % 32); + else + cap_val &= ~BIT(capability % 32); + mirror_reg_offset = ((slot + 1) * 0x10) + (cap_reg * 4); + writel(cap_val, sdc->regs + mirror_reg_offset); +} + static void aspeed_sdc_configure_8bit_mode(struct aspeed_sdc *sdc, struct aspeed_sdhci *sdhci, bool bus8) @@ -328,6 +364,7 @@ static inline int aspeed_sdhci_calculate_slot(struct aspeed_sdhci *dev, static int aspeed_sdhci_probe(struct platform_device *pdev) { const struct aspeed_sdhci_pdata *aspeed_pdata; + struct device_node *np = pdev->dev.of_node; struct sdhci_pltfm_host *pltfm_host; struct aspeed_sdhci *dev; struct sdhci_host *host; @@ -372,6 +409,17 @@ static int aspeed_sdhci_probe(struct platform_device *pdev) sdhci_get_of_property(pdev); + if (of_property_read_bool(np, "mmc-hs200-1_8v") || + of_property_read_bool(np, "sd-uhs-sdr104")) { + aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP1_1_8V, + true, slot); + } + + if (of_property_read_bool(np, "sd-uhs-sdr104")) { + aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP2_SDR104, + true, slot); + } + pltfm_host->clk = devm_clk_get(&pdev->dev, NULL); if (IS_ERR(pltfm_host->clk)) return PTR_ERR(pltfm_host->clk); -- 2.17.1