Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3483402pxj; Mon, 24 May 2021 07:46:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwkmQuV0dfXJufnerc6StJCaOWdgC1NnzefsIS9nz0B6Sv2kSRJogJ6WiYzdUtkQ84ziT8Y X-Received: by 2002:a17:906:9812:: with SMTP id lm18mr23561979ejb.428.1621867598264; Mon, 24 May 2021 07:46:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621867598; cv=none; d=google.com; s=arc-20160816; b=xYrYXNvcQueR+vNEbhwZppC/9b6y1BR02flhLou4Bxd2Q5aDWcLvcWkMpogvHYJiYX IhTMJOA1qI2VY97Hm6zQ22gqAbDfYt+d3cNQgVwH3Pmkck7f1hasojIdq6jZ8cM1FCS5 OTWeLig5wEiKm7W2GxVqcwnSvdX7/5j5l7J4vnYAuq8NbHNTXxSftdnG9Zy8HTkyoA8v hxCQxN0QFUO769G8/DJ1q5zpTmqLFoDrbzJ8ZosDHC4Wweqbfgi19tO9XEH7a+jSOqyf 5MeDSjnrvcF+mfM1qPxDAiln5WhhnJ7OS1X/GHstMg6g3cuUUbR9S/dg+Adp/fBf4dJp XHwA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=asnmLpIv/6Wo12xaI6Pd2Ui1sL1/j1DQgfiC7YfLYeQ=; b=N39wqEUh4r6cYjuDkwONcwyFGSjoExfbhv6pe09Q5/FJjz6Lwn+BeId44ps3Si+2wn NQBnVatkcWV+ksGyIdZin9aCYyzfUpzb0+TrcV9TLB4Eh7ue6SkB6YD4EHbS8G1OCptP QAj/2aVw5t8AQDxvaN48CZg6V4t8yX96Fb9cTLkp6bNUXYzFpYD82HYoJ7ABZy/hOCY+ mPE3Ijdj3g+P+ASIlmLbBHHO3m9Xgpa2ggKM61Z4F4Ay6i/bkkS8d8AI6Bz4cg6AEjc8 iKtIn4lddlB5tjoC6kkL/C8A4oEdl1OLzpj6aGrdHeZjEiqqkyfoayqpQz4ZOJuJNj0Q TI6A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id t12si1190314edc.33.2021.05.24.07.46.15; Mon, 24 May 2021 07:46:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233087AbhEXOqq (ORCPT + 99 others); Mon, 24 May 2021 10:46:46 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:55115 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S232921AbhEXOqn (ORCPT ); Mon, 24 May 2021 10:46:43 -0400 X-UUID: 0fef0fa0a5454da5bef29b84a8bd535d-20210524 X-UUID: 0fef0fa0a5454da5bef29b84a8bd535d-20210524 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 1925523394; Mon, 24 May 2021 20:29:11 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 24 May 2021 20:29:10 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 24 May 2021 20:29:10 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , "chun-jie . chen" Subject: [PATCH v9 01/22] dt-bindings: ARM: Mediatek: Add new document bindings of imp i2c wrapper controller Date: Mon, 24 May 2021 20:20:32 +0800 Message-ID: <20210524122053.17155-2-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210524122053.17155-1-chun-jie.chen@mediatek.com> References: <20210524122053.17155-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds the new binding documentation of imp i2c wrapper controller for Mediatek MT8192. Signed-off-by: Weiyi Lu Signed-off-by: chun-jie.chen --- .../arm/mediatek/mediatek,imp_iic_wrap.yaml | 80 +++++++++++++++++++ 1 file changed, 80 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/mediatek/mediatek,imp_iic_wrap.yaml diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,imp_iic_wrap.yaml b/Documentation/devicetree/bindings/arm/mediatek/mediatek,imp_iic_wrap.yaml new file mode 100644 index 000000000000..fb6cb9e60ee2 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,imp_iic_wrap.yaml @@ -0,0 +1,80 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/arm/mediatek/mediatek,imp_iic_wrap.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek IMP I2C Wrapper Controller + +maintainers: + - Chun-Jie Chen + +description: + The Mediatek imp i2c wrapper controller provides functional configurations and clocks to the system. + +properties: + compatible: + items: + - enum: + - mediatek,mt8192-imp_iic_wrap_c + - mediatek,mt8192-imp_iic_wrap_e + - mediatek,mt8192-imp_iic_wrap_s + - mediatek,mt8192-imp_iic_wrap_ws + - mediatek,mt8192-imp_iic_wrap_w + - mediatek,mt8192-imp_iic_wrap_n + - const: syscon + + reg: + maxItems: 1 + + '#clock-cells': + const: 1 + +required: + - compatible + - reg + +additionalProperties: false + +examples: + - | + imp_iic_wrap_c: syscon@11007000 { + compatible = "mediatek,mt8192-imp_iic_wrap_c", "syscon"; + reg = <0x11007000 0x1000>; + #clock-cells = <1>; + }; + + - | + imp_iic_wrap_e: syscon@11cb1000 { + compatible = "mediatek,mt8192-imp_iic_wrap_e", "syscon"; + reg = <0x11cb1000 0x1000>; + #clock-cells = <1>; + }; + + - | + imp_iic_wrap_s: syscon@11d03000 { + compatible = "mediatek,mt8192-imp_iic_wrap_s", "syscon"; + reg = <0x11d03000 0x1000>; + #clock-cells = <1>; + }; + + - | + imp_iic_wrap_ws: syscon@11d23000 { + compatible = "mediatek,mt8192-imp_iic_wrap_ws", "syscon"; + reg = <0x11d23000 0x1000>; + #clock-cells = <1>; + }; + + - | + imp_iic_wrap_w: syscon@11e01000 { + compatible = "mediatek,mt8192-imp_iic_wrap_w", "syscon"; + reg = <0x11e01000 0x1000>; + #clock-cells = <1>; + }; + + - | + imp_iic_wrap_n: syscon@11f02000 { + compatible = "mediatek,mt8192-imp_iic_wrap_n", "syscon"; + reg = <0x11f02000 0x1000>; + #clock-cells = <1>; + }; -- 2.18.0