Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3484771pxj; Mon, 24 May 2021 07:48:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyAf6vYe72uwKluQXR1JBH6Ql2okSNO2+vv02sraZ9lKl604d9SH17FAxWLSsb6YTEM2zSf X-Received: by 2002:a17:906:1e15:: with SMTP id g21mr23573198ejj.241.1621867715111; Mon, 24 May 2021 07:48:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621867715; cv=none; d=google.com; s=arc-20160816; b=RoYxSrwMyJyPKj5tMuJ3rnbXygEltLRuaDhCqd/PpNyCHdFdHOKX8clOAYqeeWDemK ZkJoRUBaUaA6683dyZC/kBHeC2nYn/mkyvYmxgCQ8pazgqwjr6PNall4HRLKKL9jOmPI rHJ8Hf+HhqEkEOC4rSnFYbdqUTo0PQeBTRjonMxjrRBTETco+r89q7MYWOBMx7c4Lr0W GPCnyu1I5jMPXIXcCGviFrjwzFRB4MhNiZqTtu9WRXE5rzDxFRfjDGukyIN5+7wcQdS1 54jTl/5QuxmjexkrpcUsWo69rMKnpKh2HC+AA0fy1cff0i19aSmY2a7ZGsy0e9q6eJaY Ri7A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=dAQpQsPN6q2eIHnwTIWhpnYV0pMlQhcaaBoQFlnK5Cs=; b=f4d60BuLz1HwzPYFM01c/Cg/q53nRkKaSSSiDNjSVTlGW8+Aj7wKuDfC8r5Z2bD++c Y33h8KSKM5j+uPKRBICKNPqbtIwCIl3gKPgipQys2d/weERaDNa5Gcpon9HptA0VqLRI Ugdssa/oJdlLQBxhxf1/ZmKkgt8Dt/3eJYQO2dRpJv3elzJmZKx76xlGqM+wc2kD/AY2 3Cs86dycO8MRMBdjxTTXea/zJh/yNdTKvDOpmvN2D1L/5LJScowQTrGCOan6e7DPqzN4 B2/ExBm9i4OHBLXHHZRw+0YJPfB14CMJofCkLJbfavk3fg4gItc64B7+qNeLqC5rey8n J4Dg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s21si12533275ejv.66.2021.05.24.07.48.12; Mon, 24 May 2021 07:48:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233039AbhEXOqm (ORCPT + 99 others); Mon, 24 May 2021 10:46:42 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:55115 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S232662AbhEXOql (ORCPT ); Mon, 24 May 2021 10:46:41 -0400 X-UUID: 0d76a5e7403f487fafdcd2b897cb7264-20210524 X-UUID: 0d76a5e7403f487fafdcd2b897cb7264-20210524 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1337484028; Mon, 24 May 2021 20:29:15 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 24 May 2021 20:29:13 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 24 May 2021 20:29:13 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , "chun-jie . chen" Subject: [PATCH v9 22/22] clk: mediatek: Add MT8192 vencsys clock support Date: Mon, 24 May 2021 20:20:53 +0800 Message-ID: <20210524122053.17155-23-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210524122053.17155-1-chun-jie.chen@mediatek.com> References: <20210524122053.17155-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8192 vencsys clock provider Signed-off-by: Weiyi Lu Signed-off-by: chun-jie.chen --- drivers/clk/mediatek/Kconfig | 6 +++ drivers/clk/mediatek/Makefile | 1 + drivers/clk/mediatek/clk-mt8192-venc.c | 53 ++++++++++++++++++++++++++ 3 files changed, 60 insertions(+) create mode 100644 drivers/clk/mediatek/clk-mt8192-venc.c diff --git a/drivers/clk/mediatek/Kconfig b/drivers/clk/mediatek/Kconfig index 31779f2c5c83..576babd86f98 100644 --- a/drivers/clk/mediatek/Kconfig +++ b/drivers/clk/mediatek/Kconfig @@ -574,6 +574,12 @@ config COMMON_CLK_MT8192_VDECSYS help This driver supports MediaTek MT8192 vdecsys and vdecsys_soc clocks. +config COMMON_CLK_MT8192_VENCSYS + bool "Clock driver for MediaTek MT8192 vencsys" + depends on COMMON_CLK_MT8192 + help + This driver supports MediaTek MT8192 vencsys clocks. + config COMMON_CLK_MT8516 bool "Clock driver for MediaTek MT8516" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 887dd6bcf7f2..15bc045f0b71 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -79,5 +79,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_MMSYS) += clk-mt8192-mm.o obj-$(CONFIG_COMMON_CLK_MT8192_MSDC) += clk-mt8192-msdc.o obj-$(CONFIG_COMMON_CLK_MT8192_SCP_ADSP) += clk-mt8192-scp_adsp.o obj-$(CONFIG_COMMON_CLK_MT8192_VDECSYS) += clk-mt8192-vdec.o +obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8192-venc.c b/drivers/clk/mediatek/clk-mt8192-venc.c new file mode 100644 index 000000000000..ce220c5334c0 --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8192-venc.c @@ -0,0 +1,53 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2020 MediaTek Inc. +// Author: Weiyi Lu + +#include +#include +#include + +#include "clk-mtk.h" +#include "clk-gate.h" + +#include + +static const struct mtk_gate_regs venc_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_VENC(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &venc_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) + +static const struct mtk_gate venc_clks[] = { + GATE_VENC(CLK_VENC_SET0_LARB, "venc_set0_larb", "venc_sel", 0), + GATE_VENC(CLK_VENC_SET1_VENC, "venc_set1_venc", "venc_sel", 4), + GATE_VENC(CLK_VENC_SET2_JPGENC, "venc_set2_jpgenc", "venc_sel", 8), + GATE_VENC(CLK_VENC_SET5_GALS, "venc_set5_gals", "venc_sel", 28), +}; + +static const struct mtk_clk_desc venc_desc = { + .clks = venc_clks, + .num_clks = ARRAY_SIZE(venc_clks), +}; + +static const struct of_device_id of_match_clk_mt8192_venc[] = { + { + .compatible = "mediatek,mt8192-vencsys", + .data = &venc_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8192_venc_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8192-venc", + .of_match_table = of_match_clk_mt8192_venc, + }, +}; + +builtin_platform_driver(clk_mt8192_venc_drv); -- 2.18.0