Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3487659pxj; Mon, 24 May 2021 07:52:27 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz9xo4Ch+1ptLn+eld52lskCedUAqFOJtaYWtNOYO4RZFdwt+3MrXODjkQmO1B1k/y9UwXt X-Received: by 2002:a05:6e02:1d82:: with SMTP id h2mr13906041ila.78.1621867947837; Mon, 24 May 2021 07:52:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621867947; cv=none; d=google.com; s=arc-20160816; b=BrlsWLmTIyzfHPyrP+/v3CEH2IIafWxWk9/CfbdDkI8VNtP4jkLO06WAMoSwombgOZ 4qXnf9lAmQ2B9dWCrsOcCNXn2TQTrypsJijOF5p9EBY6nBCgjVtRZoZMTpaafTCFYZCT Ik8sPVK4H9OfvH2eUS9z3IuNHBgcyBAnvUReieU+U04k0uyPKOE07IPHC836jEUzTCP2 STFDqIjKzUcB8PkOTWVSUQj4r+0aw7JGokVi1hXexFGB8+IGPRFzpvO1NJgrhh9UhOYO bRjDO49/+3fK7PHBMAhCnd8M7TQsv4bEkwjqAkrWsIIhydXPxKH2XitOVV/WSLW8njbE JGfw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=a7NvOesg0mpG58hZob4NyCxQilR0OZkpBxFasxPnQKE=; b=uVRNpSdYKzTD9D69hzAkrxR4WaGo3QT2PrZ3xch4irhDDS6Avp0El47Dki5rJ/6l3h FJoUemD26K/pWgwGdq3MT5/X8DR+1AXz6/Ll2IAIXlhkvMaPA5GCscAm9diw9C+V+9Ye IEJnSQuMVzh5mmJpye9D/rYea9RVQFmiPyaPPuN/OkmOJwSvNfLH7s1cc8ExAVNMTNz4 uudIM6tsodR7y9aMUxIhoEMVZBQ4dRailjsWPbu4+Xwniyd7AtPUYqdZ+nOFTONZV4j/ uXH7k1AzZSoAONv/VS8zzfbrglVH20BZvyB+ZiA6oeO3qHQILr/0DVF6w1BGq+KpVuzr Fw9A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l19si3671344ilk.115.2021.05.24.07.52.14; Mon, 24 May 2021 07:52:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233174AbhEXOwG (ORCPT + 99 others); Mon, 24 May 2021 10:52:06 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:56042 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S233529AbhEXOs4 (ORCPT ); Mon, 24 May 2021 10:48:56 -0400 X-UUID: ac2a00628f5a485abed5080d04600562-20210524 X-UUID: ac2a00628f5a485abed5080d04600562-20210524 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 2036859258; Mon, 24 May 2021 20:29:14 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 24 May 2021 20:29:13 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 24 May 2021 20:29:13 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , "chun-jie . chen" Subject: [PATCH v9 20/22] clk: mediatek: Add MT8192 scp adsp clock support Date: Mon, 24 May 2021 20:20:51 +0800 Message-ID: <20210524122053.17155-21-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210524122053.17155-1-chun-jie.chen@mediatek.com> References: <20210524122053.17155-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8192 scp adsp clock provider Signed-off-by: Weiyi Lu Signed-off-by: chun-jie.chen --- drivers/clk/mediatek/Kconfig | 6 +++ drivers/clk/mediatek/Makefile | 1 + drivers/clk/mediatek/clk-mt8192-scp_adsp.c | 50 ++++++++++++++++++++++ 3 files changed, 57 insertions(+) create mode 100644 drivers/clk/mediatek/clk-mt8192-scp_adsp.c diff --git a/drivers/clk/mediatek/Kconfig b/drivers/clk/mediatek/Kconfig index 88b24f74aff2..eb4aa29d8106 100644 --- a/drivers/clk/mediatek/Kconfig +++ b/drivers/clk/mediatek/Kconfig @@ -562,6 +562,12 @@ config COMMON_CLK_MT8192_MSDC help This driver supports MediaTek MT8192 msdc and msdc_top clocks. +config COMMON_CLK_MT8192_SCP_ADSP + bool "Clock driver for MediaTek MT8192 scp_adsp" + depends on COMMON_CLK_MT8192 + help + This driver supports MediaTek MT8192 scp_adsp clocks. + config COMMON_CLK_MT8516 bool "Clock driver for MediaTek MT8516" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 8e4e343d4af4..a336fe753e9a 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -77,5 +77,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_MDPSYS) += clk-mt8192-mdp.o obj-$(CONFIG_COMMON_CLK_MT8192_MFGCFG) += clk-mt8192-mfg.o obj-$(CONFIG_COMMON_CLK_MT8192_MMSYS) += clk-mt8192-mm.o obj-$(CONFIG_COMMON_CLK_MT8192_MSDC) += clk-mt8192-msdc.o +obj-$(CONFIG_COMMON_CLK_MT8192_SCP_ADSP) += clk-mt8192-scp_adsp.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8192-scp_adsp.c b/drivers/clk/mediatek/clk-mt8192-scp_adsp.c new file mode 100644 index 000000000000..4bc2403fef3f --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8192-scp_adsp.c @@ -0,0 +1,50 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2020 MediaTek Inc. +// Author: Weiyi Lu + +#include +#include +#include + +#include "clk-mtk.h" +#include "clk-gate.h" + +#include + +static const struct mtk_gate_regs scp_adsp_cg_regs = { + .set_ofs = 0x180, + .clr_ofs = 0x180, + .sta_ofs = 0x180, +}; + +#define GATE_SCP_ADSP(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &scp_adsp_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr) + +static const struct mtk_gate scp_adsp_clks[] = { + GATE_SCP_ADSP(CLK_SCP_ADSP_AUDIODSP, "scp_adsp_audiodsp", "adsp_sel", 0), +}; + +static const struct mtk_clk_desc scp_adsp_desc = { + .clks = scp_adsp_clks, + .num_clks = ARRAY_SIZE(scp_adsp_clks), +}; + +static const struct of_device_id of_match_clk_mt8192_scp_adsp[] = { + { + .compatible = "mediatek,mt8192-scp_adsp", + .data = &scp_adsp_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8192_scp_adsp_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8192-scp_adsp", + .of_match_table = of_match_clk_mt8192_scp_adsp, + }, +}; + +builtin_platform_driver(clk_mt8192_scp_adsp_drv); -- 2.18.0