Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3868920pxj; Mon, 24 May 2021 17:20:02 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwelYuigsQ4xooVMNdtVsvlKWp6509NOysCUv90GrtxtQENEWZ+TPNTKEAdBo2Tl3EkNTyW X-Received: by 2002:a17:906:4704:: with SMTP id y4mr26292928ejq.68.1621902002759; Mon, 24 May 2021 17:20:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621902002; cv=none; d=google.com; s=arc-20160816; b=cx4MCjEdKlh8ubgN/oD4TOpBBlIGYlf75pguNkeN7l22kalqM6k2E2LBt9wjqIFAc4 zsPA6Fn9nZ11mgkzuGd8zSsiM0VxgSeNSwOsXuVJbP/5HAjPIwJZYG2nzi0mlXYDUk3x YEO5R/Tooz6VUAF84zCcVJreUzJ0FgM19DiAgiiTusEOoq9cejH/lLiSWRXjG95YrpIo 8lUKQRch5lZWcFyJJJf83IAVoc8spZwiaDBAJnY5mNomyKTMMb/nqMD5DygP33jFHfcg U2tA27aXDpNRX/dI9TfqomCp2QW+7mFSKy0mB5P0Ngf+Jgm4YlnGoWnblSyfTcYaeLT2 emEA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=lU98oqYZy9LMpWRIVC/iOJVtPr25gCqXEbSC0KE2HyA=; b=wS19POdic6SN4KzKsGfNTcrwNDireBkxgD044771SF8FMdixr5Ua9IHPSU9davsOex PXoDzLMuw/xQpR9dFRir9hQ64XB8UVZLn4ERmYUDiXN03g4wyLUzABu+janOD4u/LsUd IXNA0VFf7Uxq7pnYKJlEbUKeCwWc1F8eT9FhtNdIPMmpPhFrNMXVLnrKOckfK1CFxebC YNf0sj02QgioXL8F9IO9Eyma48eey/vLW7vMd1Y1QXO5AmGlWqowz1x1K7lCU8CH2K6y VG9svp+M9n/f1RbZnOBWdggD/oNeFhPvd8pbbDqz2kCbhqTSu4mHP8hYSlLaxT7execI ZLfw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Z0A4YTuI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c10si14408240edv.407.2021.05.24.17.19.39; Mon, 24 May 2021 17:20:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Z0A4YTuI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229598AbhEYAUI (ORCPT + 99 others); Mon, 24 May 2021 20:20:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53128 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229547AbhEYAUI (ORCPT ); Mon, 24 May 2021 20:20:08 -0400 Received: from mail-lf1-x135.google.com (mail-lf1-x135.google.com [IPv6:2a00:1450:4864:20::135]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1E3E0C06138A for ; Mon, 24 May 2021 17:18:38 -0700 (PDT) Received: by mail-lf1-x135.google.com with SMTP id j6so40487394lfr.11 for ; Mon, 24 May 2021 17:18:38 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=lU98oqYZy9LMpWRIVC/iOJVtPr25gCqXEbSC0KE2HyA=; b=Z0A4YTuI+et7WamhQwbpeL7DsoQsF7Ua1YcYV4PuWf/unLg0FK4OyfCPtn8ju23OMV f4ZRHtH3PZ51h0Rx8RGos1KrY0HJbMYeZR3l72jlxAc7gE6eHwgUXJUww9D0pIJu1yCb TN6MSnljzXK2rflr6vC2q845XUCsEuKxHC8iy6LcTiK3RBNB9jXmD4t/qP/N/0pZCD2q NYk7e/nIFxW5bBymJIy+MUr/AaoQgj8xdCucfU/rPEXIk4bBLBP3hvtd0648zeKrNVwB vQEPXtRFtpikG60dHa1v4DPAtX6OlVy77tS5ty44hxWu9Rv1szhLYqkecfdcg1o0Z3ci OfLg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=lU98oqYZy9LMpWRIVC/iOJVtPr25gCqXEbSC0KE2HyA=; b=GjBIECjZH/568zmCrNbHf9FOxtOc8WNnxsJEtW46YHD0AROQPMRDrbwyCibbympsGD 41Q7Qci43NXhPlpc2Wc0M2I2L1FreSNLKBS4Pk6fnXxT4qvaqCHrg/KOSB+MMdzik3mv f/GY7zbEyTiONC5P4dZ+wIeZW+7tgX0BudrKJZecT/EcIwo7T3byv1taSlYk5q1TVSSk wuh2f/7zUHARZimPnca/FnjtPx2INfnwEt+kGKNtpOPYuouGRW7wO7C6o6Bv/b6qBUEg do0BvZdB5QDVOpe7YXhf/EoM89LKavc2iHJKkx3dBiPayGaS8gfk879z47tvUU3fu0Ol CKIQ== X-Gm-Message-State: AOAM533fD5BDj+CQJjCW21EbSa6AohoHFGJA+ATebNw/pb7m9n9c1Lt3 OOa6Zl/+aFBWrMlSHK18UTLhRXXCGxkXczmpz8BGOQ== X-Received: by 2002:a19:ef10:: with SMTP id n16mr11888963lfh.649.1621901916420; Mon, 24 May 2021 17:18:36 -0700 (PDT) MIME-Version: 1.0 References: <20210520202730.4444-1-dariobin@libero.it> In-Reply-To: <20210520202730.4444-1-dariobin@libero.it> From: Linus Walleij Date: Tue, 25 May 2021 02:18:25 +0200 Message-ID: Subject: Re: [PATCH v3 0/3] am335x: set pinmux registers from pins debug file To: Dario Binacchi Cc: linux-kernel , Tony Lindgren , Drew Fustini , Andy Shevchenko , Haojian Zhuang , Jonathan Corbet , Linux ARM , Linux Doc Mailing List , "open list:GPIO SUBSYSTEM" , Linux-OMAP Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, May 20, 2021 at 10:27 PM Dario Binacchi wrote: > The patch was born from the need to change the slew rate of the LCD pins > of a custom AM335x board during EMC tests. The AM335x, as described in a > note in section 9.1 of its reference manual [1], is unable to write > pinmux registers from user space. The series now makes it possible to > write these registers from the pins debug file. I am going to hold this series back pending more discussion on the ABI and whether it is useful. Yours, Linus Walleij