Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4061817pxj; Mon, 24 May 2021 22:56:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyGZzyILT2MK8vRomnX3a7HcVAVarkEs5Wy88kVK7coGuVmjsHk7RDIhalS+FRTes+h4wVh X-Received: by 2002:aa7:d490:: with SMTP id b16mr29550264edr.39.1621922196590; Mon, 24 May 2021 22:56:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621922196; cv=none; d=google.com; s=arc-20160816; b=dzgk9G5wIqoz7Bs/0D69qYjhO5pXl9pMcQ7SWY/4bQcZvSVUWPLpyqs8i6MVx8OqdY xjMs1Za0PKh7pBgyNmrEwnWMLNFssn+y01hhfXlDVl8g2xDwMEAxWf4ZwoJ4HS0HiLVn zwAVwwKjH508c6NY2JwkkfxAUPGWQR/2XnOKGhdsAX+gmfPh3rARVm2wxl6XqmmGWxVb f/vEQA/JaVBXLZBp66XIr5H+VvRSXNU5c/zK5mnwKHUG+tjaNt8VDF5Q5B6dfuhfiV0F EKcKwkz6q6YSqDkO7YrC8kyGLydMJ5lrMkicgOYdUHRaycL3+3aryzrikHowtYA6lBGm DtVw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=v6t7FFGnL+Gm76zhG34VLfKDelinTm7b3v3nLOgpUBs=; b=VRfJ1ivgINapsGa42BYPvKVaq/ZOiy9E0yDTOxP5VcynHUi5l/OkBtOXUfLLVT/0Vf DSnW37xecv0rBNhOpnTzdP55DMtJewajtBaXCXvXifafv8r/+XsSvgFRQ/OYa6t3k4oO AypnjXdcjpnWW91myXNtTPSsAZoo6LtEN66NrXbLzSFR0/KQbWBfqJobRMfKeAnqWFfC 4HFbghpsJi/XLf74V7guESUUu/gPPbbeui2tRWJq00uWjM0k2V0EgQwhToVqEdQBn2vM Z90wYjxNqUT8+HpcwGRc0QkyTVO1ATjYAxnjIN48e1Pz6SPjdiSuyLMGQKH0MGuywzDQ cOWQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f5si14316038eje.733.2021.05.24.22.56.13; Mon, 24 May 2021 22:56:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231288AbhEYFzj (ORCPT + 99 others); Tue, 25 May 2021 01:55:39 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:56037 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231313AbhEYFzd (ORCPT ); Tue, 25 May 2021 01:55:33 -0400 X-UUID: dad6ddd890bf453f9aca5c7a0bd46524-20210525 X-UUID: dad6ddd890bf453f9aca5c7a0bd46524-20210525 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 101585140; Tue, 25 May 2021 13:54:00 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs08n2.mediatek.inc (172.21.101.56) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 25 May 2021 13:53:59 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 25 May 2021 13:53:59 +0800 From: Nina Wu To: Rob Herring , Matthias Brugger CC: Zhen Lei , Nina Wu , , , , , , , Subject: [PATCH v4 7/7] arm64: dts: mt8192: Add devapc node Date: Tue, 25 May 2021 13:53:06 +0800 Message-ID: <1621921986-20578-7-git-send-email-nina-cm.wu@mediatek.com> X-Mailer: git-send-email 2.6.4 In-Reply-To: <1621921986-20578-1-git-send-email-nina-cm.wu@mediatek.com> References: <1621921986-20578-1-git-send-email-nina-cm.wu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Nina Wu Add devapc nodes to mt8192. Signed-off-by: Nina Wu --- This patch depends on "Add dt-bindings of MT8192 clocks" [1] and "Add mt8192 clock controllers" [2] [1] https://patchwork.kernel.org/project/linux-mediatek/patch/20210524122053.17155-7-chun-jie.chen@mediatek.com/ [2] https://patchwork.kernel.org/project/linux-mediatek/patch/20210331083854.7650-2-chun-jie.chen@mediatek.com/ --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 36 ++++++++++++++++++++++++++++++++ 1 file changed, 36 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index b0923de..6f5c8c5 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -517,6 +517,33 @@ clock-names = "clk13m"; }; + devapc_infra: devapc@10207000 { + compatible = "mediatek,mt8192-devapc"; + reg = <0 0x10207000 0 0x1000>; + vio-idx-num = <367>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_DEVICE_APC>; + clock-names = "devapc-infra-clock"; + }; + + devapc_peri: devapc@10274000 { + compatible = "mediatek,mt8192-devapc"; + reg = <0 0x10274000 0 0x1000>; + vio-idx-num = <292>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_DEVICE_APC>; + clock-names = "devapc-infra-clock"; + }; + + devapc_peri2: devapc@10275000 { + compatible = "mediatek,mt8192-devapc"; + reg = <0 0x10275000 0 0x1000>; + vio-idx-num = <242>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_DEVICE_APC>; + clock-names = "devapc-infra-clock"; + }; + scp_adsp: syscon@10720000 { compatible = "mediatek,mt8192-scp_adsp", "syscon"; reg = <0 0x10720000 0 0x1000>; @@ -661,6 +688,15 @@ status = "disabled"; }; + devapc_peri_par: devapc@11020000 { + compatible = "mediatek,mt8192-devapc"; + reg = <0 0x11020000 0 0x1000>; + vio-idx-num = <58>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_DEVICE_APC>; + clock-names = "devapc-infra-clock"; + }; + nor_flash: spi@11234000 { compatible = "mediatek,mt8192-nor"; reg = <0 0x11234000 0 0xe0>; -- 2.6.4