Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp92529pxj; Wed, 26 May 2021 17:10:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyeQvO9WbmuL5IkyLxMU8zeGl8ONDNRSr0M8DxfVUmFBlMqSxLGj75+olHmqmpbbYQEJcQs X-Received: by 2002:a50:c352:: with SMTP id q18mr950158edb.30.1622074215458; Wed, 26 May 2021 17:10:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622074215; cv=none; d=google.com; s=arc-20160816; b=gh528ilV37airwqhofAaF6slsSxwKm2TniNdIuiCG8cJ0S9sUo9jBNagqAhySYo0bF 6SVhbNmDJWxIbRqPe8uDa9mKz4iGYsdw36rwM00ia51enYxEgLgm3i5WODRbvbWdClyc Gjkjm4SvgX/pqfvn3IU5xTp7lwW0u9Jke809/OCONI6dye+/C9uNrYidbLssQMBB76eZ mCOMUY7g3YABtYkuyylGBICaekLLV7D8JjIYgA80BhWLgeDYtO3qhxq/mWoUbnNIAP0j tm+SuQliWPeOz/42xHKML1aHJ4BBmQi9yH57HLrHLQUpUzrIHJyDHMAJBYJelrEt7GOy vVBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:to:content-transfer-encoding:mime-version :message-id:date:subject:cc:from; bh=PXdTmZupjafjnHa4otrZkYPIDYd5MQ1SvXZLG1wuDDY=; b=hAy97w+vEGMvTaAAklpzdsmT0N8HZOeMgEOXe+7qqiYxILMHLIiOmQgGWJPLxU8ago ltUgFXl1DUlM2uJEM+ajOtGwnwlkGptsi5fZARu9iP/gNJ1hJ8ENQOHmMCquteHps/5g DSI7/dkBZ7hFfPfi7r1Y7W3+fOG4TI4dLPp/A6BGUfL4jc8LPk6vlv0yE7mb5axd56x5 3A9x6A0JLOkweLkMbvyVXlhRV0+216fJu04jMVQIGuf9M4Zc7DUkfOsrnQJIpPZ0R8ZQ Mhw34kOZqyteOiBsLOSx6oViDOekYY6GfYYdIwHnshwbVl3WmwpnTQ2VwG5rdYormKEu HyEQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a6si357105edk.546.2021.05.26.17.09.52; Wed, 26 May 2021 17:10:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234398AbhEZSpK (ORCPT + 99 others); Wed, 26 May 2021 14:45:10 -0400 Received: from m-r2.th.seeweb.it ([5.144.164.171]:45713 "EHLO m-r2.th.seeweb.it" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233665AbhEZSpJ (ORCPT ); Wed, 26 May 2021 14:45:09 -0400 Received: from TimeMachine.localdomain (bband-dyn255.178-41-232.t-com.sk [178.41.232.255]) by m-r2.th.seeweb.it (Postfix) with ESMTPA id 545173F5D8; Wed, 26 May 2021 20:43:35 +0200 (CEST) From: Martin Botka Cc: ~postmarketos/upstreaming@lists.sr.ht, konrad.dybcio@somainline.org, angelogioacchino.delregno@somainline.org, marijn.suijten@somainline.org, jamipkettunen@somainline.org, Martin Botka , Andy Gross , Bjorn Andersson , Michael Turquette , Stephen Boyd , Rob Herring , linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH V3 1/2] dt-bindings: clk: qcom: gcc-sm6125: Document SM6125 GCC driver Date: Wed, 26 May 2021 20:43:20 +0200 Message-Id: <20210526184325.675736-1-martin.botka@somainline.org> X-Mailer: git-send-email 2.31.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit To: unlisted-recipients:; (no To-header on input) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the newly added SM6125 GCC driver. Signed-off-by: Martin Botka --- Changes in V2: Add commit description. Changes in V3: Use rpmcc.h instead of rpmh.h .../bindings/clock/qcom,gcc-sm6125.yaml | 72 +++++++++++++++++++ 1 file changed, 72 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml diff --git a/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml b/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml new file mode 100644 index 000000000000..f7198370a1b9 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,gcc-sm6125.yaml @@ -0,0 +1,72 @@ +# SPDX-License-Identifier: GPL-2.0-only +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/qcom,gcc-sm6125.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Global Clock & Reset Controller Binding for SM6125 + +maintainers: + - Konrad Dybcio + +description: | + Qualcomm global clock control module which supports the clocks, resets and + power domains on SM6125. + + See also: + - dt-bindings/clock/qcom,gcc-sm6125.h + +properties: + compatible: + const: qcom,gcc-sm6125 + + clocks: + items: + - description: Board XO source + - description: Sleep clock source + + clock-names: + items: + - const: bi_tcxo + - const: sleep_clk + + '#clock-cells': + const: 1 + + '#reset-cells': + const: 1 + + '#power-domain-cells': + const: 1 + + reg: + maxItems: 1 + + protected-clocks: + description: + Protected clock specifier list as per common clock binding. + +required: + - compatible + - clocks + - clock-names + - reg + - '#clock-cells' + - '#reset-cells' + - '#power-domain-cells' + +additionalProperties: false + +examples: + - | + #include + clock-controller@1400000 { + compatible = "qcom,gcc-sm6125"; + reg = <0x01400000 0x1f0000>; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + clock-names = "bi_tcxo", "sleep_clk"; + clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>, <&sleep_clk>; + }; +... -- 2.31.1