Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1012741pxj; Thu, 27 May 2021 17:53:46 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyhLJPX25qLEOyGgeEexFwHL/LQ9uVp5K//0uKUX53hpcyVhR77n4KSO2zmNaXe4HXxKfCo X-Received: by 2002:a6b:e90a:: with SMTP id u10mr5065148iof.9.1622163226110; Thu, 27 May 2021 17:53:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622163226; cv=none; d=google.com; s=arc-20160816; b=RcgAbiEF4WSrk8/B0TUNXBZc6LUGRqileXitLhSEkP5ZKzmyiSrz8LePFpB2YTPEz/ YRTO/WdIL+kSdxMa4krJ1ynv+L6eEwAU07u5umJzt4+vqLt26xlsTXZqHnXHyxqkNfGa lxGLlpaWs5RvFgKhjivKX+xbV5nSeu4VUPYlJaPjquyXkzFkCRMkqJ2NtO0ty5HkL1w+ fSwpbt3S3kUh9MFZ9XLdA2ZDfVNRFRocL/raeKqmpnNzrWAvXxC02HYt7ah9jUbK8uwE X+NABZ7LXRTWXB6lsIJ5BfXTEQc+ShsOcp/tzW9Hx+Toao//CRUN+BLio5vBJmKBeHmu L45g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=4cfjrazfIPs74oxkiYVSVtMyd2lITV5WbHuIlQj6wws=; b=bz+ZWx8EWWtQBTQBHBMI4WknftlLIHZIjYvPereuWN963bK2hcyp1eYng07jXGWlOH JJkQzU/R6kNXMHp4/WJAMeFQjtSYSTtPhap8Epip23IzX6INj2FSU/baIEBtTqAmZdRx YHyj/pjQujDqvau3B8fO3q1y3RSPU37joaEDUa7Ile5lQAm0RG9n74KjSiVB90jgH6BW 5cxbXQipoNK/Rl/razNy9Q9jnfWpNzNMyx6K6fClDZ8+pfOFoKxa/xsPjMBkJLb4pZXU cFKIhhCgnhx8VaBp5t+GsR1QgvJffwq0zPWwYbmqFEYTdCqvHaYUsvlJg0dYuVPmmptB JoFA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m5si4053504jat.27.2021.05.27.17.53.32; Thu, 27 May 2021 17:53:46 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235382AbhE1AvJ (ORCPT + 99 others); Thu, 27 May 2021 20:51:09 -0400 Received: from mga07.intel.com ([134.134.136.100]:19706 "EHLO mga07.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234366AbhE1AvD (ORCPT ); Thu, 27 May 2021 20:51:03 -0400 IronPort-SDR: K51QGocVCnXIXGvTru60GoEW7nQUwob+iBbgZWCLb+x66j75p6RuyLEdzJ/KOBlap2IDMtDSb3 /2phDVUt9uBQ== X-IronPort-AV: E=McAfee;i="6200,9189,9997"; a="266753501" X-IronPort-AV: E=Sophos;i="5.83,228,1616482800"; d="scan'208";a="266753501" Received: from orsmga008.jf.intel.com ([10.7.209.65]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 May 2021 17:49:27 -0700 IronPort-SDR: XNcjk8SNrwlVHE5rbs7fdfsa/X4noQuHIDa/Eum+jcBPl0F0xO/J39Izp4A1NND5yP+MCTeAiC UUyCElWyC+pg== X-IronPort-AV: E=Sophos;i="5.83,228,1616482800"; d="scan'208";a="443791880" Received: from iweiny-desk2.sc.intel.com (HELO localhost) ([10.3.52.147]) by orsmga008-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 May 2021 17:49:26 -0700 From: ira.weiny@intel.com To: Ben Widawsky , Dan Williams , Jonathan Cameron Cc: Ira Weiny , Alison Schofield , Vishal Verma , linux-cxl@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH V3 2/5] cxl/mem: Reserve all device regions at once Date: Thu, 27 May 2021 17:49:19 -0700 Message-Id: <20210528004922.3980613-3-ira.weiny@intel.com> X-Mailer: git-send-email 2.28.0.rc0.12.gb6a658bd00c9 In-Reply-To: <20210528004922.3980613-1-ira.weiny@intel.com> References: <20210528004922.3980613-1-ira.weiny@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ira Weiny In order to remap individual register sets each bar region must be reserved prior to mapping. Because the details of individual register sets are contained within the BARs themselves, the bar must be mapped 2 times, once to extract this information and a second time for each register set. Rather than attempt to reserve each BAR individually and track if that bar has been reserved. Open code pcim_iomap_regions() by first reserving all memory regions on the device and then mapping the bars individually as needed. NOTE pci_request_mem_regions() does not need a corresponding pci_release_mem_regions() because the pci device is managed via pcim_enable_device(). Reviewed-by: Jonathan Cameron Signed-off-by: Ira Weiny --- drivers/cxl/pci.c | 18 +++++++++++------- 1 file changed, 11 insertions(+), 7 deletions(-) diff --git a/drivers/cxl/pci.c b/drivers/cxl/pci.c index b2f978954daa..33fc6e1634e3 100644 --- a/drivers/cxl/pci.c +++ b/drivers/cxl/pci.c @@ -927,7 +927,7 @@ static void __iomem *cxl_mem_map_regblock(struct cxl_mem *cxlm, { struct pci_dev *pdev = cxlm->pdev; struct device *dev = &pdev->dev; - int rc; + void __iomem *addr; /* Basic sanity check that BAR is big enough */ if (pci_resource_len(pdev, bar) < offset) { @@ -936,13 +936,14 @@ static void __iomem *cxl_mem_map_regblock(struct cxl_mem *cxlm, return IOMEM_ERR_PTR(-ENXIO); } - rc = pcim_iomap_regions(pdev, BIT(bar), pci_name(pdev)); - if (rc) { + addr = pcim_iomap(pdev, bar, 0); + if (!addr) { dev_err(dev, "failed to map registers\n"); - return IOMEM_ERR_PTR(rc); + return addr; } - dev_dbg(dev, "Mapped CXL Memory Device resource\n"); + dev_dbg(dev, "Mapped CXL Memory Device resource bar %u @ %#llx\n", + bar, offset); return pcim_iomap_table(pdev)[bar] + offset; } @@ -1003,6 +1004,9 @@ static int cxl_mem_setup_regs(struct cxl_mem *cxlm) return -ENXIO; } + if (pci_request_mem_regions(pdev, pci_name(pdev))) + return -ENODEV; + /* Get the size of the Register Locator DVSEC */ pci_read_config_dword(pdev, regloc + PCI_DVSEC_HEADER1, ®loc_size); regloc_size = FIELD_GET(PCI_DVSEC_HEADER1_LENGTH_MASK, regloc_size); @@ -1028,8 +1032,8 @@ static int cxl_mem_setup_regs(struct cxl_mem *cxlm) if (reg_type == CXL_REGLOC_RBI_MEMDEV) { base = cxl_mem_map_regblock(cxlm, bar, offset); - if (IS_ERR(base)) - return PTR_ERR(base); + if (!base) + return -ENOMEM; break; } } -- 2.28.0.rc0.12.gb6a658bd00c9