Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3234767pxj; Tue, 1 Jun 2021 00:13:30 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwCTeJUK8HTlz/XnDoCu3OKccZi9MSCWFTQWXalV7jtu2WNiYYEAAxA14rB2sSbZ0FBMlqH X-Received: by 2002:a05:6e02:1289:: with SMTP id y9mr9502850ilq.88.1622531610197; Tue, 01 Jun 2021 00:13:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622531610; cv=none; d=google.com; s=arc-20160816; b=F6rngDhjdvI5PmHw+5T/kSOE9bwMWmoKFemHfKAHiq2uSR32aGhNuVHtOpOyqGrSe6 hwA+fciC3LVJz6yrynoHlJ78m5c1XnlHff6R3AnHKsU7SIZllfJ9mwaVNSix13LZGi8v 0nkMEUv++F4I5KFOSjseO695N4gJvpaxZqRuWI2Xlbg4vN3beJGTVtKjoXTHc1XC7LV0 oAcK/DFlmDCmrJWfSRlrLEqUElYmzD80ITiVsO34TDVwqyaSkAkyzQn21NoFtusQsF20 9CqSoePUAs3/eUQzmkOKc9FVmmkwToA4Gn3Fccdae2WivVkKUmrB7B3hcaAzeLu95dHS lUgw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=pYiIkiR+ju0WzctM2WWnV7gpK8QwTsZJ0IEHHJYwq8U=; b=Q7jjU2y4ebOGgyvxzmD9LPc+C8PqR4YT+p9BHV6ZhZ2aL32lnDKe5t+DZFLQIz3ozS bF9tVZ3VwymcJgDL0NyjTfhfQCxmQmPmfARlQqs7Sw29fJyndRtLjfFrURxZfz6mwv6V WXZQmtYVJDB+6i14NVV39QO4nhXM0q7u7XNWl3nxu+z2nyI2iSaQO/dbYFYOWqQPoyEn sSdD41OBwJexfaMIelUtwBDm+Kmt97DL6CUSLMvw8TFggbY9c/eIw4JsU0RFlM2+pwHp RYv48G3uULDW/46WLTfq0MmmhV0dHwFew4TtVksTD84Au6TM/1JmPFkmGAAQqQczP0js bz5Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r9si17536820iol.40.2021.06.01.00.13.12; Tue, 01 Jun 2021 00:13:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233069AbhFAHNO (ORCPT + 99 others); Tue, 1 Jun 2021 03:13:14 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:47881 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S230326AbhFAHNN (ORCPT ); Tue, 1 Jun 2021 03:13:13 -0400 X-UUID: 285d1d2dc337453583df6c746df1d982-20210601 X-UUID: 285d1d2dc337453583df6c746df1d982-20210601 Received: from mtkmbs10n2.mediatek.inc [(172.21.101.183)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 68701233; Tue, 01 Jun 2021 15:11:28 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs08n2.mediatek.inc (172.21.101.56) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 1 Jun 2021 15:11:20 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 1 Jun 2021 15:11:20 +0800 From: Seiya Wang To: "Rafael J . Wysocki" , Viresh Kumar , Rob Herring , Matthias Brugger CC: Seiya Wang , , , , , , Subject: [RESEND 2/2] dt-bindings: cpufreq: update cpu type and clock name for MT8173 SoC Date: Tue, 1 Jun 2021 15:10:42 +0800 Message-ID: <20210601071042.31349-2-seiya.wang@mediatek.com> X-Mailer: git-send-email 2.14.1 In-Reply-To: <20210601071042.31349-1-seiya.wang@mediatek.com> References: <20210601071042.31349-1-seiya.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update the cpu type of cpu2 and cpu3 since MT8173 used Cortex-a72. Acked-by: Viresh Kumar Acked-by: Rob Herring Reviewed-by: Matthias Brugger Signed-off-by: Seiya Wang --- Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt index ea4994b35207..ef68711716fb 100644 --- a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt +++ b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt @@ -202,11 +202,11 @@ Example 2 (MT8173 SoC): cpu2: cpu@100 { device_type = "cpu"; - compatible = "arm,cortex-a57"; + compatible = "arm,cortex-a72"; reg = <0x100>; enable-method = "psci"; cpu-idle-states = <&CPU_SLEEP_0>; - clocks = <&infracfg CLK_INFRA_CA57SEL>, + clocks = <&infracfg CLK_INFRA_CA72SEL>, <&apmixedsys CLK_APMIXED_MAINPLL>; clock-names = "cpu", "intermediate"; operating-points-v2 = <&cpu_opp_table_b>; @@ -214,11 +214,11 @@ Example 2 (MT8173 SoC): cpu3: cpu@101 { device_type = "cpu"; - compatible = "arm,cortex-a57"; + compatible = "arm,cortex-a72"; reg = <0x101>; enable-method = "psci"; cpu-idle-states = <&CPU_SLEEP_0>; - clocks = <&infracfg CLK_INFRA_CA57SEL>, + clocks = <&infracfg CLK_INFRA_CA72SEL>, <&apmixedsys CLK_APMIXED_MAINPLL>; clock-names = "cpu", "intermediate"; operating-points-v2 = <&cpu_opp_table_b>; -- 2.14.1