Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp204427pxj; Tue, 1 Jun 2021 19:23:47 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyegQ/MOCa5NAqbDn0MZP2YFU3ev+qP/gmuuoCj8JjGhhWfldJT7AwCkqvhJa2mJWFh+vi6 X-Received: by 2002:a05:6e02:1ba2:: with SMTP id n2mr25736087ili.60.1622600627387; Tue, 01 Jun 2021 19:23:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622600627; cv=none; d=google.com; s=arc-20160816; b=GkWgMjVu8qK3pnQxU2oMfQFi0iC3sjKBRRjfoGkwc6lUkhhIAEgTTwi4Bc261fmOVW n3WOe59SBvaqODdlsPN3ahGIKN/goAm6u6Y8VTgJub5HXVHGqs+bo5KKLWepPlkN1kz0 4a6Vfrw2LoGt9RJNNQPpD1DlonR6flq1nEHWiVP+ESCK1htFrh3ySl9tNrh/pQ8mNTU/ R7nrBFnB0p8hHUP57LN522D3d+yaJN068z4JKPCke+UiWe0hyVfZsNIpwn+c9sJgdogo nlnMm3foGQKycqsC72DZx6y6QuEvnd0djnEcM542ZIJMS7mweK93WQlVC7v4eSXfIECs AL/w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=0nX+I3jw8OuWA36H1m3ameGJ/iew3erQt8uWHOvBoW4=; b=O++zFSUUD9WJ7VL8PRq/WFkBsDtXKbXB43wz0cEVLZZpchbvLi/jmf5STrS4sF5dbG LEO/GA/6k+2C/K5ItN33YbWU/hc80eIzSvUTfmgEUYGDf8REviMT16lBaLrwq+QV29B3 d9rZQuYaeHTXvrflZUE8coe6hEpruoaYavLj2A92FI5XOvOGei9leOU1trxtIlP96ej4 ED4h6YN17hPJv0DQI2rM+nqKBHyucbiawsRTTmLNDx54YO5kdh3Mf7al13se042EFabp KUE+71gmqNihtCJc8xpxYH2ghRl5ejshSadrMrEz8E0AMiqW6BM3yfclIn7nI8SN4JdM Rn+A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n12si22312820jat.1.2021.06.01.19.23.34; Tue, 01 Jun 2021 19:23:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231157AbhFBCYG (ORCPT + 99 others); Tue, 1 Jun 2021 22:24:06 -0400 Received: from mga18.intel.com ([134.134.136.126]:39492 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230379AbhFBCXe (ORCPT ); Tue, 1 Jun 2021 22:23:34 -0400 IronPort-SDR: HNgGpPEJqLnMyf5xOHJqvhGU21StFtJn2x3RO+68TAHce1Gjxsp4PJyqW2mbGe7v3YQnsm9G1Z adpReFFSPH0g== X-IronPort-AV: E=McAfee;i="6200,9189,10002"; a="191037608" X-IronPort-AV: E=Sophos;i="5.83,241,1616482800"; d="scan'208";a="191037608" Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Jun 2021 19:21:51 -0700 IronPort-SDR: A8txEX5/YF9jh1B/XH0xl7H5SqjgQhzhqcqPHPxXbqVaVroNYeqp23rC7PLosmOFRrpMJlA74g nJnVjNtMKTdA== X-IronPort-AV: E=Sophos;i="5.83,241,1616482800"; d="scan'208";a="633069246" Received: from mjdelaro-mobl.amr.corp.intel.com (HELO skuppusw-desk1.amr.corp.intel.com) ([10.254.3.23]) by fmsmga006-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Jun 2021 19:21:51 -0700 From: Kuppuswamy Sathyanarayanan To: Thomas Gleixner , Ingo Molnar , Borislav Petkov , Peter Zijlstra , Andy Lutomirski Cc: Peter H Anvin , Dave Hansen , Tony Luck , Dan Williams , Andi Kleen , Kirill Shutemov , Kuppuswamy Sathyanarayanan , Sean Christopherson , Kuppuswamy Sathyanarayanan , linux-kernel@vger.kernel.org, x86@kernel.org Subject: [PATCH v1 10/11] x86/tdx: Add MSR support for TDX guest Date: Tue, 1 Jun 2021 19:21:35 -0700 Message-Id: <20210602022136.2186759-11-sathyanarayanan.kuppuswamy@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210602022136.2186759-1-sathyanarayanan.kuppuswamy@linux.intel.com> References: <20210602022136.2186759-1-sathyanarayanan.kuppuswamy@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: "Kirill A. Shutemov" Operations on context-switched MSRs can be run natively. The rest of MSRs should be handled through TDVMCALLs. TDVMCALL[Instruction.RDMSR] and TDVMCALL[Instruction.WRMSR] provide MSR oprations. You can find RDMSR and WRMSR details in Guest-Host-Communication Interface (GHCI) for Intel Trust Domain Extensions (Intel TDX) specification, sec 3.10, 3.11. Signed-off-by: Kirill A. Shutemov Reviewed-by: Andi Kleen Reviewed-by: Tony Luck Signed-off-by: Kuppuswamy Sathyanarayanan --- arch/x86/kernel/tdx.c | 67 +++++++++++++++++++++++++++++++++++++++++-- 1 file changed, 65 insertions(+), 2 deletions(-) diff --git a/arch/x86/kernel/tdx.c b/arch/x86/kernel/tdx.c index 76b71bf56b81..af7acea500ab 100644 --- a/arch/x86/kernel/tdx.c +++ b/arch/x86/kernel/tdx.c @@ -115,6 +115,55 @@ static __cpuidle void tdg_safe_halt(void) BUG_ON(ret); } +static bool tdg_is_context_switched_msr(unsigned int msr) +{ + switch (msr) { + case MSR_EFER: + case MSR_IA32_CR_PAT: + case MSR_FS_BASE: + case MSR_GS_BASE: + case MSR_KERNEL_GS_BASE: + case MSR_IA32_SYSENTER_CS: + case MSR_IA32_SYSENTER_EIP: + case MSR_IA32_SYSENTER_ESP: + case MSR_STAR: + case MSR_LSTAR: + case MSR_SYSCALL_MASK: + case MSR_IA32_XSS: + case MSR_TSC_AUX: + case MSR_IA32_BNDCFGS: + return true; + } + return false; +} + +static u64 tdg_read_msr_safe(unsigned int msr, int *err) +{ + u64 ret; + struct tdx_hypercall_output out = {0}; + + WARN_ON_ONCE(tdg_is_context_switched_msr(msr)); + + ret = __tdx_hypercall(EXIT_REASON_MSR_READ, msr, 0, 0, 0, &out); + + *err = ret ? -EIO : 0; + + return out.r11; +} + +static int tdg_write_msr_safe(unsigned int msr, unsigned int low, + unsigned int high) +{ + u64 ret; + + WARN_ON_ONCE(tdg_is_context_switched_msr(msr)); + + ret = __tdx_hypercall(EXIT_REASON_MSR_WRITE, msr, (u64)high << 32 | low, + 0, 0, NULL); + + return ret ? -EIO : 0; +} + unsigned long tdg_get_ve_info(struct ve_info *ve) { u64 ret; @@ -141,19 +190,33 @@ unsigned long tdg_get_ve_info(struct ve_info *ve) int tdg_handle_virtualization_exception(struct pt_regs *regs, struct ve_info *ve) { + unsigned long val; + int ret = 0; + switch (ve->exit_reason) { case EXIT_REASON_HLT: tdg_halt(); break; + case EXIT_REASON_MSR_READ: + val = tdg_read_msr_safe(regs->cx, (unsigned int *)&ret); + if (!ret) { + regs->ax = val & UINT_MAX; + regs->dx = val >> 32; + } + break; + case EXIT_REASON_MSR_WRITE: + ret = tdg_write_msr_safe(regs->cx, regs->ax, regs->dx); + break; default: pr_warn("Unexpected #VE: %lld\n", ve->exit_reason); return -EFAULT; } /* After successful #VE handling, move the IP */ - regs->ip += ve->instr_len; + if (!ret) + regs->ip += ve->instr_len; - return 0; + return ret; } void __init tdx_early_init(void) -- 2.25.1