Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1042548pxj; Fri, 4 Jun 2021 04:50:58 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxZajKY9QUBcIxj+W++mpK/vqFNHxUb8r/TemyLl8x4ODUiyfvh1qth58a1GvkTzLgfIQx3 X-Received: by 2002:a17:906:7f8d:: with SMTP id f13mr3867987ejr.272.1622807457845; Fri, 04 Jun 2021 04:50:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622807457; cv=none; d=google.com; s=arc-20160816; b=MJ1wdFwIqXH8Eghs6nW4NXmiKLKK6GPcsOQ3jDOfZwlSSKbnu09PfoNucJ90KueZSA xgoIRQEOu/uYmoe2Q4Hh9qKmfaivVHOIzFYXemymA7bwrdNdCqY9TOMeSTUjgCXNHhz9 02aJk4/apOab7Uq+G5u/fvG1JVrO6zx8gIbIXBJCOQ55yW4S+eQ7Q2U9N1bWI/+z//Ft GO5eM0N9QvJOD1SCvHYXtNXVI6b/HhtXwH0J+Ku6T2SCiE+IhCmPFNhb7mhiMCOc1d+i yVSJNeJ15uGGxzBrhz1GyjvxE6HeHhUNkG9SajQFAPSBPfZR/cpbf5QDqivWe2oAvxay wUIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=33xQvyDIGiCUOoeFG1CJ4u4pyYdqQfAtu61oy0Dxiyo=; b=Ld19J6QMJLDGtp33UDguCnnl5n2ZAzNJRiNctQ+OeRctQFOu6Ta8hyiuAPHuG8FNt2 rvSjf6y1mmXj7ZIdEEGAAA9ZEKSoMYB5S/PKaoOJwmaqvqHiFxgaMqpPSWMafqRIpS2j 5QgjPkw6vU5SCFuGoIMqFXlzIPnXEDQRg8geA13GCK6r1Eape9XYJ5zgOxpF6qaXa00d zCg0U7XYy0A9HZyhDczJeQYnWnMCTb4cWU2UccoUg80KyXh0nqIXbMq8f3BxvyvQZorz /s5t+SLlnHyh2QN7clN14Kljx9gbxfu9pHe1/KMVtWDWJN9tVyqfOWDFQjbAhb7/EFw8 mSBw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=hPKCEeUl; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z5si2713507ejx.415.2021.06.04.04.50.34; Fri, 04 Jun 2021 04:50:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=hPKCEeUl; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230060AbhFDLut (ORCPT + 99 others); Fri, 4 Jun 2021 07:50:49 -0400 Received: from mail.kernel.org ([198.145.29.99]:42498 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229682AbhFDLus (ORCPT ); Fri, 4 Jun 2021 07:50:48 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id D69AB61414; Fri, 4 Jun 2021 11:49:01 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1622807342; bh=PAEFa9/yoRU24iRahniGavwwCAg5tMlkqgjEBsh07iE=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=hPKCEeUlx34uB80b5ssvwR5HgkihQSnX1Tf9HebBhFqndLXNZVbZV6O0dRZrVffPZ JdfzpQ3UK59PqyN+3GOeqH1Xut0h8O6c3Jc0eLQ2i4P3J56tlgMPY143xF6Au0PxW7 Xz5yNQn1MaGcpL2wbL3GX/aCjYCDokZ0SGIMS82k= Date: Fri, 4 Jun 2021 13:48:59 +0200 From: Greg KH To: Nava kishore Manne Cc: robh+dt@kernel.org, michal.simek@xilinx.com, mdf@kernel.org, trix@redhat.com, arnd@arndb.de, rajan.vaja@xilinx.com, amit.sunil.dhamne@xilinx.com, tejas.patel@xilinx.com, zou_wei@huawei.com, lakshmi.sai.krishna.potthuri@xilinx.com, ravi.patel@xilinx.com, iwamatsu@nigauri.org, wendy.liang@xilinx.com, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-fpga@vger.kernel.org, git@xilinx.com, chinnikishore369@gmail.com, Appana Durga Kedareswara rao Subject: Re: [PATCH v7 4/4] fpga: versal-fpga: Add versal fpga manager driver Message-ID: References: <20210604113332.1394-1-nava.manne@xilinx.com> <20210604113332.1394-5-nava.manne@xilinx.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210604113332.1394-5-nava.manne@xilinx.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Jun 04, 2021 at 05:03:32PM +0530, Nava kishore Manne wrote: > Add support for Xilinx Versal FPGA manager. > > PDI source type can be DDR, OCM, QSPI flash etc.. > But driver allocates memory always from DDR, Since driver supports only > DDR source type. > > Signed-off-by: Appana Durga Kedareswara rao > Signed-off-by: Nava kishore Manne > Reviewed-by: Moritz Fischer > --- > Changes for v2: > -Updated the Fpga Mgr registrations call's > to 5.11 > -Fixed some minor coding issues as suggested by > Moritz. > > Changes for v3: > -Rewritten the Versal fpga Kconfig contents. > > Changes for v4: > -Rebased the changes on linux-next. > No functional changes. > > Changes for v5: > -None. > > Changes for v6: > -None. > > Changes for v7: > -Updated driver to remove unwated priv struct dependency. > > drivers/fpga/Kconfig | 9 ++++ > drivers/fpga/Makefile | 1 + > drivers/fpga/versal-fpga.c | 96 ++++++++++++++++++++++++++++++++++++++ > 3 files changed, 106 insertions(+) > create mode 100644 drivers/fpga/versal-fpga.c > > diff --git a/drivers/fpga/Kconfig b/drivers/fpga/Kconfig > index 33e15058d0dc..92c20b92357a 100644 > --- a/drivers/fpga/Kconfig > +++ b/drivers/fpga/Kconfig > @@ -234,4 +234,13 @@ config FPGA_MGR_ZYNQMP_FPGA > to configure the programmable logic(PL) through PS > on ZynqMP SoC. > > +config FPGA_MGR_VERSAL_FPGA > + tristate "Xilinx Versal FPGA" > + depends on ARCH_ZYNQMP || COMPILE_TEST > + help > + Select this option to enable FPGA manager driver support for > + Xilinx Versal SoC. This driver uses the firmware interface to > + configure the programmable logic(PL). > + > + To compile this as a module, choose M here. > endif # FPGA > diff --git a/drivers/fpga/Makefile b/drivers/fpga/Makefile > index 18dc9885883a..0bff783d1b61 100644 > --- a/drivers/fpga/Makefile > +++ b/drivers/fpga/Makefile > @@ -18,6 +18,7 @@ obj-$(CONFIG_FPGA_MGR_TS73XX) += ts73xx-fpga.o > obj-$(CONFIG_FPGA_MGR_XILINX_SPI) += xilinx-spi.o > obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o > obj-$(CONFIG_FPGA_MGR_ZYNQMP_FPGA) += zynqmp-fpga.o > +obj-$(CONFIG_FPGA_MGR_VERSAL_FPGA) += versal-fpga.o > obj-$(CONFIG_ALTERA_PR_IP_CORE) += altera-pr-ip-core.o > obj-$(CONFIG_ALTERA_PR_IP_CORE_PLAT) += altera-pr-ip-core-plat.o > > diff --git a/drivers/fpga/versal-fpga.c b/drivers/fpga/versal-fpga.c > new file mode 100644 > index 000000000000..1bd312a31b23 > --- /dev/null > +++ b/drivers/fpga/versal-fpga.c > @@ -0,0 +1,96 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * Copyright (C) 2019-2021 Xilinx, Inc. > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +static int versal_fpga_ops_write_init(struct fpga_manager *mgr, > + struct fpga_image_info *info, > + const char *buf, size_t size) > +{ > + return 0; Why have this if it does nothing? > +} > + > +static int versal_fpga_ops_write(struct fpga_manager *mgr, > + const char *buf, size_t size) > +{ > + dma_addr_t dma_addr = 0; > + char *kbuf; > + int ret; > + > + kbuf = dma_alloc_coherent(mgr->dev.parent, size, &dma_addr, GFP_KERNEL); > + if (!kbuf) > + return -ENOMEM; > + > + memcpy(kbuf, buf, size); > + ret = zynqmp_pm_load_pdi(PDI_SRC_DDR, dma_addr); > + dma_free_coherent(mgr->dev.parent, size, kbuf, dma_addr); > + > + return ret; > +} > + > +static int versal_fpga_ops_write_complete(struct fpga_manager *mgr, > + struct fpga_image_info *info) > +{ > + return 0; Same here, why have this at all? > +} > + > +static enum fpga_mgr_states versal_fpga_ops_state(struct fpga_manager *mgr) > +{ > + return FPGA_MGR_STATE_UNKNOWN; Shouln't that be the default state of the fpga manager if there is no state function callback? This driver should just need a write and probe function, and that's it, why make it more complex? thanks, greg k-h