Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1779272pxj; Sat, 5 Jun 2021 02:52:59 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzmzMIIl9KT9Xh3qsU9n4GVZx3RxfMd0KAT433IE0/1NKYUQXb9KjmJ+N5ec1JVvoFh3Tab X-Received: by 2002:a17:906:e88:: with SMTP id p8mr8640872ejf.105.1622886779565; Sat, 05 Jun 2021 02:52:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622886779; cv=none; d=google.com; s=arc-20160816; b=kJm/Lt1CV/+VLRu9FBzJa78WSBddoJsnMIGpDq3QtwJL7njX7fVXAP29Sx2KX6N6SZ MieT3xbVXGoLVmfAIjzs0/YtwMIMJcfoHy7VZP6ntKaAVRPMpBe+YQA9doLgyA12rZw1 RQpvLqHn+FWosPMj8TNEbD1BuMx8U/CBAWVSt6BQkcdkPqW4MWqhUoNwWLDb9AlSiBY7 KW5NmtTszHPSu//t8w8gTPFeGmYs4HS6TEcSZN06KxM6EBy3PNuAl8BXbTkAdBpsvcBw bP+T95YQ7uR+WzWoWLt5jPw9t18qoMd0B9ZhMMKKW4zg3VvSxLnMDBunyu9ZpEk2k7Rp BBGQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=lDRMg97MxuwV4MedBsFnqtVCglCEgnLHs38OzGg9bY4=; b=Xd3ouEoa9i6kuqNdDAd643JNyKcTQBpETU+IzmIyXpOgtvjyZodl7h4WzWp12kADQs bmIZI9u4Mg5O1bfTXUiOoalMOxRTmr0C9FjC0L2/It+qKtSFxFqfijg9kSoDgF2TWdWk oAIuN/p+mQz0p1FRSmIBosdLsgtKHh5i0PAr9kwhd1P5zf+Shki0aeExg6moMoROKu/x QgjnertQqbgZJRBMYChe01T3x2zjH5uWino3SetbBGCke7n3ZAtPkr7sp6rIfD43ta6/ nFYu+NR0Ze2VrTZzbAvDx84RAmBhddrhxwGqwYcNNBIGMRsh2idHBQ31bgt9/aRyLto1 K0Ag== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l21si8192741edw.553.2021.06.05.02.52.37; Sat, 05 Jun 2021 02:52:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230145AbhFEJu4 (ORCPT + 99 others); Sat, 5 Jun 2021 05:50:56 -0400 Received: from lucky1.263xmail.com ([211.157.147.134]:35906 "EHLO lucky1.263xmail.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229892AbhFEJuy (ORCPT ); Sat, 5 Jun 2021 05:50:54 -0400 Received: from localhost (unknown [192.168.167.70]) by lucky1.263xmail.com (Postfix) with ESMTP id 53EE7C8509; Sat, 5 Jun 2021 17:49:05 +0800 (CST) X-MAIL-GRAY: 0 X-MAIL-DELIVERY: 1 X-ADDR-CHECKED4: 1 X-ANTISPAM-LEVEL: 2 X-ABS-CHECKED: 0 Received: from localhost.localdomain (unknown [58.22.7.114]) by smtp.263.net (postfix) whith ESMTP id P3122T139987246892800S1622886541484053_; Sat, 05 Jun 2021 17:49:05 +0800 (CST) X-IP-DOMAINF: 1 X-UNIQUE-TAG: <56851632027d605b746c8a6b9860808b> X-RL-SENDER: jon.lin@rock-chips.com X-SENDER: jon.lin@rock-chips.com X-LOGIN-NAME: jon.lin@rock-chips.com X-FST-TO: broonie@kernel.org X-RCPT-COUNT: 8 X-SENDER-IP: 58.22.7.114 X-ATTACHMENT-NUM: 0 X-System-Flag: 0 From: Jon Lin To: broonie@kernel.org Cc: heiko@sntech.de, linux-spi@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@esmil.dk, Jon Lin Subject: [PATCH v3 8/8] spi: rockchip: Support SPI_CS_HIGH Date: Sat, 5 Jun 2021 17:49:00 +0800 Message-Id: <20210605094900.14279-3-jon.lin@rock-chips.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210605094900.14279-1-jon.lin@rock-chips.com> References: <20210605094659.13507-1-jon.lin@rock-chips.com> <20210605094900.14279-1-jon.lin@rock-chips.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 1.Add standard spi-cs-high support 2.Refer to spi-controller.yaml for details Signed-off-by: Jon Lin --- drivers/spi/spi-rockchip.c | 8 ++++++-- 1 file changed, 6 insertions(+), 2 deletions(-) diff --git a/drivers/spi/spi-rockchip.c b/drivers/spi/spi-rockchip.c index be7d90e18a3f..4b08be25c33d 100644 --- a/drivers/spi/spi-rockchip.c +++ b/drivers/spi/spi-rockchip.c @@ -108,6 +108,8 @@ #define CR0_OPM_MASTER 0x0 #define CR0_OPM_SLAVE 0x1 +#define CR0_SOI_OFFSET 23 + #define CR0_MTM_OFFSET 0x21 /* Bit fields in SER, 2bit */ @@ -238,7 +240,7 @@ static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) { struct spi_controller *ctlr = spi->controller; struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); - bool cs_asserted = !enable; + bool cs_asserted = spi->mode & SPI_CS_HIGH ? enable : !enable; /* Return immediately for no-op */ if (cs_asserted == rs->cs_asserted[spi->chip_select]) @@ -509,6 +511,8 @@ static int rockchip_spi_config(struct rockchip_spi *rs, cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; if (spi->mode & SPI_LSB_FIRST) cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; + if (spi->mode & SPI_CS_HIGH) + cr0 |= BIT(spi->chip_select) << CR0_SOI_OFFSET; if (xfer->rx_buf && xfer->tx_buf) cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; @@ -787,7 +791,7 @@ static int rockchip_spi_probe(struct platform_device *pdev) ctlr->auto_runtime_pm = true; ctlr->bus_num = pdev->id; - ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; + ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST | SPI_CS_HIGH; if (slave_mode) { ctlr->mode_bits |= SPI_NO_CS; ctlr->slave_abort = rockchip_spi_slave_abort; -- 2.17.1