Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2301653pxj; Sat, 5 Jun 2021 20:55:56 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzT2nTMWCxMFUrFqUPw9Tw0MdYJgwCDBztNhJo0DuWYfpnLumtp5SDfuhlWv8Xaiqvmg1LW X-Received: by 2002:a17:907:1de6:: with SMTP id og38mr10532956ejc.471.1622951756676; Sat, 05 Jun 2021 20:55:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1622951756; cv=none; d=google.com; s=arc-20160816; b=dpu9/+UjzFhfNfdAP7PwkB6QlNaB2Dqy2/y92K3/5nmA2tRjkqCFGspazt/tLqeJ/H FIpPOJZqEuBOsyve/hk9Awun7BF8QNFTymoY4uX4oqWF4+GM5BdWq9I7aBsTm3MC9uSV /tGfTUK2cCZoCN5WZ5VhKwnLZEVsMJkPw0mzEXkI75gpO1Vhak19c9VEP/fmb6ACLd8x Bo4z8g24aCeYAhPyeAXpdAHgU0TGQb/L69cOGVJb2HNP1ZNcdm66syvhe4PZfF65Dlom 23HWFbnFVpru94qG1zjOWXBbTfLM1Ygnw+eRINmH2TcS5tszkY+Y9aBMAqXeLbpxE98Q HPOQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=TsYbNZ4laI9teXiRJwQVtXw/WDE1ka50Y7QE5jEbcP4=; b=XHD+GgeYkpqEdYDxMHDs9dIYa5Nr/ueSwjgd77Su2+1VjxxhKaNfIZSlNJBdwnW2NP NwmuH2hlH0OqcOmDIRnKfMneLWuaco41rduqcuRKWQcKEeyJfGh7V47BRUswB4bjUxcN H0BVpyzngS9uaFDXvsVGOGfmn4eXxQLsTMFlW9A0SFkgj5939NPv0Yu8fpjCaFjs9fcF u6Fow0DXtCzLUPFai+EtgMX0mX30oysjx8m6zSTIplggWay2Szn7Goun+YhRrSHreUOY AZSHtpDCEngA6kZEnkXQ7CZyPyEbI2N/gHtYHeRxkI6hbtaCdl6HZ3lpWo0BotIiM/mi rM5A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bbcnenBv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id nc38si11075218ejc.456.2021.06.05.20.55.34; Sat, 05 Jun 2021 20:55:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bbcnenBv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230145AbhFFD4e (ORCPT + 99 others); Sat, 5 Jun 2021 23:56:34 -0400 Received: from mail-oi1-f174.google.com ([209.85.167.174]:33603 "EHLO mail-oi1-f174.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230025AbhFFD4d (ORCPT ); Sat, 5 Jun 2021 23:56:33 -0400 Received: by mail-oi1-f174.google.com with SMTP id t140so9110905oih.0 for ; Sat, 05 Jun 2021 20:54:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=TsYbNZ4laI9teXiRJwQVtXw/WDE1ka50Y7QE5jEbcP4=; b=bbcnenBvpJuDnmICaT9RTDNMiZKHi64pJelIP6411edJGm6lP2ahR9DHujng+OvGKR iEDVN1SHnmIcfdqhuXH5F4sEfooK91eon7fCFMznQFyyAmLe69I5MxNHWnW3UCbv8l+S w8OGJ4WYeQ8f9HkHoc9shmU6g2QHklgbgl59uzNQVA+k0SOIBPWnVsxJFShpFjMpgAdT 3ZU0Ts65dhmcyQAfSGJBqZFI8woFUfa99Yq97FEXtCrsl/nFjuzvcyxma9AZz5xLoV3a 8D567spjUgk/tXA3hNq6jEgs7+mAaM2wCRyEKiwAx+n3OeAeKqh67FUpGA+wp8a3qI4+ JcJg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=TsYbNZ4laI9teXiRJwQVtXw/WDE1ka50Y7QE5jEbcP4=; b=Yr4bVw96ctI1pq0y6A18UEm05yURIwqSed9J8NeMaR0VBEO9vA5eeOmX1vbJ05dgrV tPd98lI5mQs7ZwDj4N212lUnvc2HlAKj0no+UKX0cdIDV44fwpq5nexhnX37idGnAttE MnIabM3h+Z2glmVKRn8GCcHNQdW11h5es6C2uIhks4Hd736QeuvdE1/5nI7D53NL43gB Y83/Xd4v6r1Uf4SzGCqqTBazGhk2doRPA9J+BqrDYS3hwl8tEQQZwXLovj52mXJeB1WS mmaoAUEIfNs0163kxtOInQXJKate32GI49HKJfw5PMr3aXMhoYVhJXXXWxmdFr/JdBuC Y9TQ== X-Gm-Message-State: AOAM530ZEwtbVPiHoABEyUksShvgKuSFETOICXxL1+KlS5dLe0u0UMsc dYNWfS+AjbsCYUsMwdihZjDmMaM8biOdTA== X-Received: by 2002:a05:6808:249:: with SMTP id m9mr7656763oie.120.1622951612225; Sat, 05 Jun 2021 20:53:32 -0700 (PDT) Received: from builder.lan (104-57-184-186.lightspeed.austtx.sbcglobal.net. [104.57.184.186]) by smtp.gmail.com with ESMTPSA id l24sm569847oii.45.2021.06.05.20.53.31 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 05 Jun 2021 20:53:31 -0700 (PDT) Date: Sat, 5 Jun 2021 22:53:30 -0500 From: Bjorn Andersson To: Roja Rani Yarubandi Cc: agross@kernel.org, robh+dt@kernel.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Rajendra Nayak , saiprakash.ranjan@codeaurora.org, msavaliy@qti.qualcomm.com Subject: Re: [PATCH V3 3/3] arm64: dts: sc7280: Add QUPv3 wrapper_1 nodes Message-ID: References: <20210604135439.19119-1-rojay@codeaurora.org> <20210604135439.19119-4-rojay@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210604135439.19119-4-rojay@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri 04 Jun 08:54 CDT 2021, Roja Rani Yarubandi wrote: > Add QUPv3 wrapper_1 DT nodes for SC7280 SoC. > > Signed-off-by: Roja Rani Yarubandi > --- > Changes in V3: > - Broken the huge V2 patch into 3 smaller patches. > 1. QSPI DT nodes > 2. QUP wrapper_0 DT nodes > 3. QUP wrapper_1 DT nodes > > Changes in V2: > - As per Doug's comments removed pinmux/pinconf subnodes. > - As per Doug's comments split of SPI, UART nodes has been done. > - Moved QSPI node before aps_smmu as per the order. > > arch/arm64/boot/dts/qcom/sc7280-idp.dts | 4 + > arch/arm64/boot/dts/qcom/sc7280.dtsi | 751 ++++++++++++++++++++++++ > 2 files changed, 755 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dts b/arch/arm64/boot/dts/qcom/sc7280-idp.dts > index f57458dbe763..bdea9bf4eeca 100644 > --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dts > +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dts > @@ -288,6 +288,10 @@ &qupv3_id_0 { > status = "okay"; > }; > > +&qupv3_id_1 { > + status = "okay"; > +}; > + > &uart5 { > status = "okay"; > }; > diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi > index b783f5622a66..348a34f3448e 100644 > --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi > +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi > @@ -881,6 +881,437 @@ uart7: serial@99c000 { > }; > }; > > + qupv3_id_1: geniqup@ac0000 { > + compatible = "qcom,geni-se-qup"; > + reg = <0 0x00ac0000 0 0x2000>; > + clock-names = "m-ahb", "s-ahb"; > + clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, > + <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; > + #address-cells = <2>; > + #size-cells = <2>; > + ranges; > + iommus = <&apps_smmu 0x43 0x0>; > + interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>; > + interconnect-names = "qup-core"; We used to have interconnect votes for the wrapper, but I recently merged patches that dropped these for sc7180, so please conclude which way this should be. The rest looks good. Regards, Bjorn