Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3118403pxj; Mon, 7 Jun 2021 02:47:23 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxuCL6l0eBO3auNsiYAAwiEm+rkxIiiBVjYbnpH8I6t+nBGpZ03I8mM2fu2+uCcUmPfCuAF X-Received: by 2002:a17:906:ae85:: with SMTP id md5mr16945275ejb.301.1623059243117; Mon, 07 Jun 2021 02:47:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623059243; cv=none; d=google.com; s=arc-20160816; b=N8bARzxAi3A61YtqV12ujj63DzSCLYiyrX4loqVKUr3Cp2pYFsu3otx4MRasgqXOre TV5eN+xarXdXzJ9YvHMvJ8htgcmkrPtwGdu+mqDlZXMWGeiTw52vDGlVGaefXV9rC8yF 78O4a6eNs2qwHC60B4szwjUSfhji/B5UfG/YG/E2a0Dl+N/zq45wUDh5Av8pvw8Cf9kH HQ4BCYZdNngcRH+PSzV19c6IUzPRss/z5mTTjEMYAuyTcBLziqUiQHL+9UI6NnbJ59gK FQCifB+UqFpNkVs9ulj7Lg8D8z1syiFrgf89dmjTEf8effMVC0r9lO9TRqh+ttSkJt6m BjpA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from; bh=hcC3wA3HXnjS1ijTtS5NJgD7whwM2kpmJNkxGWhUpdM=; b=tynxtr9YsSGJ2v1ur1+rpunbxX9cU2MnEWmKBwA0NL+68EHyBmFFoEn6arSV9nGPEB 2JkHk9IejStoY+Oc6V+VkChH4tGGcrIFKS3YX/U6cacZJISvhimG2Wj2TyU/9KGR0LAY 30kw/dPPDNpL106P+152ByEsLJ4/SIhKKzYDeRbinP6uMz6kJxpH6J9A1aH1iwwmoNYV iSX4wFC1Vc/m8YO1CU9363FIHAAXITrRpbTm03owVohTHiqDXcvwYk9qddDKcYrp0R34 J9UxPQPDzz2G8WPH9gakAnjldZnfdamuR5PZZEVuX69yZ6rfN0SPb4QXHMwKSQlvvKNl 9fOg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w18si6613049edc.436.2021.06.07.02.47.00; Mon, 07 Jun 2021 02:47:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230211AbhFGJpt (ORCPT + 99 others); Mon, 7 Jun 2021 05:45:49 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:61743 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230173AbhFGJps (ORCPT ); Mon, 7 Jun 2021 05:45:48 -0400 Received: from ironmsg09-lv.qualcomm.com ([10.47.202.153]) by alexa-out.qualcomm.com with ESMTP; 07 Jun 2021 02:43:57 -0700 X-QCInternal: smtphost Received: from ironmsg02-blr.qualcomm.com ([10.86.208.131]) by ironmsg09-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 07 Jun 2021 02:43:56 -0700 X-QCInternal: smtphost Received: from mdalam-linux.qualcomm.com ([10.201.2.71]) by ironmsg02-blr.qualcomm.com with ESMTP; 07 Jun 2021 15:13:41 +0530 Received: by mdalam-linux.qualcomm.com (Postfix, from userid 466583) id 93E78220D9; Mon, 7 Jun 2021 15:13:39 +0530 (IST) From: Md Sadre Alam To: miquel.raynal@bootlin.com, mani@kernel.org, linux-mtd@lists.infradead.org, linux-kernel@vger.kernel.org Cc: mdalam@codeaurora.org, sricharan@codeaurora.org Subject: [PATCH V3] mtd: rawnand: qcom: avoid writing to obsolete register Date: Mon, 7 Jun 2021 15:13:37 +0530 Message-Id: <1623059017-5058-1-git-send-email-mdalam@codeaurora.org> X-Mailer: git-send-email 2.7.4 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org QPIC_EBI2_ECC_BUF_CFG register got obsolete from QPIC V2.0 onwards. Avoid writing this register if QPIC version is V2.0 or newer. Also fixed nandc undeclared issue reported by, Reported-by: kernel test robot Signed-off-by: Md Sadre Alam --- [V3] * Fixed nandc undeclared issue. drivers/mtd/nand/raw/qcom_nandc.c | 18 ++++++++++++------ 1 file changed, 12 insertions(+), 6 deletions(-) diff --git a/drivers/mtd/nand/raw/qcom_nandc.c b/drivers/mtd/nand/raw/qcom_nandc.c index a64fb6c..ee5985d 100644 --- a/drivers/mtd/nand/raw/qcom_nandc.c +++ b/drivers/mtd/nand/raw/qcom_nandc.c @@ -734,6 +734,7 @@ static void update_rw_regs(struct qcom_nand_host *host, int num_cw, bool read, i { struct nand_chip *chip = &host->chip; u32 cmd, cfg0, cfg1, ecc_bch_cfg; + struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); if (read) { if (host->use_ecc) @@ -762,7 +763,8 @@ static void update_rw_regs(struct qcom_nand_host *host, int num_cw, bool read, i nandc_set_reg(chip, NAND_DEV0_CFG0, cfg0); nandc_set_reg(chip, NAND_DEV0_CFG1, cfg1); nandc_set_reg(chip, NAND_DEV0_ECC_CFG, ecc_bch_cfg); - nandc_set_reg(chip, NAND_EBI2_ECC_BUF_CFG, host->ecc_buf_cfg); + if (!nandc->props->qpic_v2) + nandc_set_reg(chip, NAND_EBI2_ECC_BUF_CFG, host->ecc_buf_cfg); nandc_set_reg(chip, NAND_FLASH_STATUS, host->clrflashstatus); nandc_set_reg(chip, NAND_READ_STATUS, host->clrreadstatus); nandc_set_reg(chip, NAND_EXEC_CMD, 1); @@ -1133,7 +1135,8 @@ static void config_nand_page_read(struct nand_chip *chip) write_reg_dma(nandc, NAND_ADDR0, 2, 0); write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0); - write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, 0); + if (!nandc->props->qpic_v2) + write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, 0); write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1, 0); write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1, NAND_ERASED_CW_SET | NAND_BAM_NEXT_SGL); @@ -1191,8 +1194,9 @@ static void config_nand_page_write(struct nand_chip *chip) write_reg_dma(nandc, NAND_ADDR0, 2, 0); write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0); - write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, - NAND_BAM_NEXT_SGL); + if (!nandc->props->qpic_v2) + write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, + NAND_BAM_NEXT_SGL); } /* @@ -1248,7 +1252,8 @@ static int nandc_param(struct qcom_nand_host *host) | 2 << WR_RD_BSY_GAP | 0 << WIDE_FLASH | 1 << DEV0_CFG1_ECC_DISABLE); - nandc_set_reg(chip, NAND_EBI2_ECC_BUF_CFG, 1 << ECC_CFG_ECC_DISABLE); + if (!nandc->props->qpic_v2) + nandc_set_reg(chip, NAND_EBI2_ECC_BUF_CFG, 1 << ECC_CFG_ECC_DISABLE); /* configure CMD1 and VLD for ONFI param probing in QPIC v1 */ if (!nandc->props->qpic_v2) { @@ -2689,7 +2694,8 @@ static int qcom_nand_attach_chip(struct nand_chip *chip) | ecc_mode << ECC_MODE | host->ecc_bytes_hw << ECC_PARITY_SIZE_BYTES_BCH; - host->ecc_buf_cfg = 0x203 << NUM_STEPS; + if (!nandc->props->qpic_v2) + host->ecc_buf_cfg = 0x203 << NUM_STEPS; host->clrflashstatus = FS_READY_BSY_N; host->clrreadstatus = 0xc0; -- 2.7.4