Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4108508pxj; Tue, 8 Jun 2021 06:43:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxyBQvnXeIygRFS3osaN66ajunGakowXJWFV1w+FOxP80QSD+RYjZjgC3oEgDyJ7uhWb304 X-Received: by 2002:aa7:c84a:: with SMTP id g10mr25237331edt.326.1623159786378; Tue, 08 Jun 2021 06:43:06 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1623159786; cv=pass; d=google.com; s=arc-20160816; b=rsGypr7f4o+K3J4g3dxkPjfIDQj5GBa7RjYgvq4G+43ERlwJ2eJj425vW4DwqeyWYE 07iR2kChQD+qjA1xAIKDrwfXKeIwg4OnlWDg/C9LH5fUwQf65+eb3LIyDe6yWlB9AsJU MsgKUJGeq3IBPOYsFXB92YVUk8EY+kaXtZkFcI7jAQBBpU3l4kwkmu2zqWWq1j8t2rel jib0e07OecwoIOVyNnfj8yrt3BhuOfLcB8NsK5ekfX/lM8RyLvxfgqjoo94+WB6/ZKPU JCcCZh0jmnvh14y6EBmqj8JOnbu84+cOKrNTXFuosCRN5ISOtM3cC0JExtJQTH7Zsm0H meTw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=Zx4/iLLgJx/rXn9XP5ob9EuxItyt6o86j/JyvYZbqtQ=; b=O032Agl7DIRBIQLsRnsX7CPpxLfOlI2Vbk/f5Rmitu9RIAaMGNuBK6sVGQW+YpCB0J AZUR0ZuQmJryXeRO8E6eA6rWIMfFn31EpGmTcZEg/nIP3QqRmClAyLcPcdiyIh8eL8QB t+dK3VOezwMDqcVifdFvhu/5X94FiFPIp4fEkxAIGb8JdPhmdZj+WyU9ecDp9lywRAA6 lSbwgGKbXhJLHnccO/cCi/a7y/xAOGd9sDHuQ61AXf7dw+YuMwyX/fHelWuflYgA/u5n XlObXcxdSgkV/81uLW/MLzDAsY0XauYLGcWSHLxTyTdBnIm9yBdLYn54zQ9yt2a5RoUY wJow== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@gerhold.net header.s=strato-dkim-0002 header.b=G++hwdH1; arc=pass (i=1); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f8si15221033ejl.652.2021.06.08.06.42.42; Tue, 08 Jun 2021 06:43:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gerhold.net header.s=strato-dkim-0002 header.b=G++hwdH1; arc=pass (i=1); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232844AbhFHNnA (ORCPT + 99 others); Tue, 8 Jun 2021 09:43:00 -0400 Received: from mo4-p02-ob.smtp.rzone.de ([85.215.255.81]:14508 "EHLO mo4-p02-ob.smtp.rzone.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232797AbhFHNm7 (ORCPT ); Tue, 8 Jun 2021 09:42:59 -0400 ARC-Seal: i=1; a=rsa-sha256; t=1623159651; cv=none; d=strato.com; s=strato-dkim-0002; b=G9VxwWb8bGsBl7+3DbYo6VDhjWTMxkaPtN3zBTrN8ujYpCcTiNIi/w67eGaj6/32jD HT7Gwf7yANiLuhdj7nKlhzUIL5dMnskiErCBdNXschc2dL6Y3G3SW6Y+OFWRFVTtBWUy gmV9tgHZohr6KD+AFWz78myUaMRMf4ufTlQRydNl3XIZPOggqNh7mBX+98XrRkwL4EPz ASTL456+MVbJBRHSY9J7zEQsUp7JH8yVbvXimzruwvNG6ABSd4SvMSwwEYiewPwiL9Pt vuMoRXurb0hVWHFqjN8KeHRncu8sNpbnEl7XuG6OUueICaZe4t/Xax3Djgxai3zyhOTu 7yGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; t=1623159651; s=strato-dkim-0002; d=strato.com; h=In-Reply-To:References:Message-ID:Subject:Cc:To:From:Date:Cc:Date: From:Subject:Sender; bh=Zx4/iLLgJx/rXn9XP5ob9EuxItyt6o86j/JyvYZbqtQ=; b=sMSxqIAkHHi29JaRGJyC4jAKQPpEsPN8Ni5FJQrFoSy3vqy4WtoY5roTYy/7DA2ZNI f8MF2IJM9V1XboYEmMSoADOuauB5q1Q95ZENte9AYJMieJBOP+LU5IxemnBgo2kCWnag 4Y50yTC+gFxhf1M1iWqYM8XXBsIrezHE/E1vO2iwr7o6a/LHVdR95R2YyuA8IoaDUp/3 l/s0cZ9oYiBXOWHAmNWoxHLHmmGYrB95zyg/xvgFLjykITndxduhpdi6O4264eVF7UND ID6GCRUW3bDiulhiXdOpBLz+eAKpO90dmp5sQs8gcVCMnlyszhXshXi50iNofN3iFhQ3 jZPQ== ARC-Authentication-Results: i=1; strato.com; dkim=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; t=1623159651; s=strato-dkim-0002; d=gerhold.net; h=In-Reply-To:References:Message-ID:Subject:Cc:To:From:Date:Cc:Date: From:Subject:Sender; bh=Zx4/iLLgJx/rXn9XP5ob9EuxItyt6o86j/JyvYZbqtQ=; b=G++hwdH1QyInw8NRVfntDwK/aYsME0QJKekU3kAtVytpMgwhm3FSlxpqy0Pp0qa3wN c03UAs+//fFdZDK4CYXbQ9iSilqo6pMZsZV1lglOurxFIqRs2bt7XvhwPRg3914zBHsf FUvQbI1nHAUIUhJXtYfVMY4CxoJJ4IWLNS+vPKqBNlEjHy9vNJrrg/XbNMyJAKjRqtUf kDebjKDht2DT1clmPiUhlJu1ZDIk8EKFfY+ngNfokuKi2Eo6wiOAshD3iHVJSe1IqKk6 5Q0y29LoqIoBRIUd1Io14SGW2JDfGCbjwhqAskDdu5Y730sn6MxQ6yscXnrdSJGCs+MF CuFw== Authentication-Results: strato.com; dkim=none X-RZG-AUTH: ":P3gBZUipdd93FF5ZZvYFPugejmSTVR2nRPhVOQ/OcYgojyw4j34+u26zEodhPgRDZ8j7IcbDBg==" X-RZG-CLASS-ID: mo00 Received: from gerhold.net by smtp.strato.de (RZmta 47.27.2 DYNA|AUTH) with ESMTPSA id y01375x58DepdtY (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256 bits)) (Client did not present a certificate); Tue, 8 Jun 2021 15:40:51 +0200 (CEST) Date: Tue, 8 Jun 2021 15:40:45 +0200 From: Stephan Gerhold To: Bartosz Dudziak Cc: Rob Herring , Andy Gross , Bjorn Andersson , Russell King , David Sterba , Jens Axboe , Lorenzo Pieralisi , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH v2 2/2] arm: qcom: Add SMP support for MSM8226 Message-ID: References: <20210606201612.100752-1-bartosz.dudziak@snejp.pl> <20210606201612.100752-3-bartosz.dudziak@snejp.pl> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210606201612.100752-3-bartosz.dudziak@snejp.pl> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sun, Jun 06, 2021 at 10:16:12PM +0200, Bartosz Dudziak wrote: > Implement support for Cortex-A7 CPU release sequence in MSM8226 SoC. > > Signed-off-by: Bartosz Dudziak > --- > arch/arm/mach-qcom/platsmp.c | 71 ++++++++++++++++++++++++++++++++++++ > 1 file changed, 71 insertions(+) > > diff --git a/arch/arm/mach-qcom/platsmp.c b/arch/arm/mach-qcom/platsmp.c > index 630a038f45..60496554c6 100644 > --- a/arch/arm/mach-qcom/platsmp.c > +++ b/arch/arm/mach-qcom/platsmp.c > @@ -29,6 +29,7 @@ > #define COREPOR_RST BIT(5) > #define CORE_RST BIT(4) > #define L2DT_SLP BIT(3) > +#define CORE_MEM_CLAMP BIT(1) > #define CLAMP BIT(0) > > #define APC_PWR_GATE_CTL 0x14 > @@ -75,6 +76,62 @@ static int scss_release_secondary(unsigned int cpu) > return 0; > } > > +static int cortex_a7_release_secondary(unsigned int cpu) > +{ > + int ret = 0; > + void __iomem *reg; > + struct device_node *cpu_node, *acc_node; > + u32 reg_val; > + > + cpu_node = of_get_cpu_node(cpu, NULL); > + if (!cpu_node) > + return -ENODEV; > + > + acc_node = of_parse_phandle(cpu_node, "qcom,acc", 0); > + if (!acc_node) { > + ret = -ENODEV; > + goto out_acc; > + } > + > + reg = of_iomap(acc_node, 0); > + if (!reg) { > + ret = -ENOMEM; > + goto out_acc_map; > + } > + > + /* Put the CPU into reset. */ > + reg_val = CORE_RST | COREPOR_RST | CLAMP | CORE_MEM_CLAMP; > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + > + /* Turn on the BHS and set the BHS_CNT to 16 XO clock cycles */ > + writel(BHS_EN | (0x10 << BHS_CNT_SHIFT), reg + APC_PWR_GATE_CTL); > + /* Wait for the BHS to settle */ > + udelay(2); > + > + reg_val &= ~CORE_MEM_CLAMP; > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + reg_val |= L2DT_SLP; > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + udelay(2); > + > + reg_val = (reg_val | BIT(17)) & ~CLAMP; > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + udelay(2); > + > + /* Release CPU out of reset and bring it to life. */ > + reg_val &= ~(CORE_RST | COREPOR_RST); > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + reg_val |= CORE_PWRD_UP; > + writel(reg_val, reg + APCS_CPU_PWR_CTL); > + > + iounmap(reg); > +out_acc_map: > + of_node_put(acc_node); > +out_acc: > + of_node_put(cpu_node); > + return ret; > +} > + > static int kpssv1_release_secondary(unsigned int cpu) > { > int ret = 0; > @@ -281,6 +338,11 @@ static int msm8660_boot_secondary(unsigned int cpu, struct task_struct *idle) > return qcom_boot_secondary(cpu, scss_release_secondary); > } > > +static int cortex_a7_boot_secondary(unsigned int cpu, struct task_struct *idle) > +{ > + return qcom_boot_secondary(cpu, cortex_a7_release_secondary); > +} > + > static int kpssv1_boot_secondary(unsigned int cpu, struct task_struct *idle) > { > return qcom_boot_secondary(cpu, kpssv1_release_secondary); > @@ -315,6 +377,15 @@ static const struct smp_operations smp_msm8660_ops __initconst = { > }; > CPU_METHOD_OF_DECLARE(qcom_smp, "qcom,gcc-msm8660", &smp_msm8660_ops); > > +static const struct smp_operations qcom_smp_cortex_a7_ops __initconst = { > + .smp_prepare_cpus = qcom_smp_prepare_cpus, > + .smp_boot_secondary = cortex_a7_boot_secondary, > +#ifdef CONFIG_HOTPLUG_CPU > + .cpu_die = qcom_cpu_die, > +#endif > +}; > +CPU_METHOD_OF_DECLARE(qcom_smp_msm8226, "qcom,msm8226-smp", &qcom_smp_cortex_a7_ops); > + Looks good to me now. Actually this is also working well on MSM8916/Cortex-A53 on a rather unfortunate device where the firmware does not allow booting 64-bit kernels. I might upstream that now that it's mostly just adding a new compatible string with the same code. Assuming your change log is correct and you didn't change the initialization sequence in v1 -> v2 (didn't check it again): Reviewed-by: Stephan Gerhold Thanks! Stephan