Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4515914pxj; Tue, 8 Jun 2021 16:41:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz/mowZQuWIWw3ZO9QLEh4bsZDfC26tALvuWDlbeC780e4yAbYZfpVVbHqZ241TSt4bDeCO X-Received: by 2002:a17:906:95c8:: with SMTP id n8mr26444256ejy.357.1623195709385; Tue, 08 Jun 2021 16:41:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623195709; cv=none; d=google.com; s=arc-20160816; b=surBLpdQ71Uf/zD5YF5/0spuRo/yWOAUsHRXVoMJglMaw32ECafUDsj3y54DzP21Vb lcRIe0FjLjCCV6iVPrlMQ3jBBcgrVoUhGbJjVutSbpE2T+nO04IgbcClINXZMB2e8RfH D3/vaGffwaR1nNfL81AXlX8VRhyLW6x+wy7eJzM0vXM/q5yIgvmidD++8mkf5qWH53wd jm124OFEiq5pm6y08WMLXZI7SadPUw+pC75b12XPRCtIdkRAK2K7g6jRxroH02wKlIp9 zPYO6LZjrs59xm94GQj3Bu+pbz23vRkA9DzeKC0/Iqd71/4s1wl5zX01QaiRaXSLhpAn az9A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:references:in-reply-to :message-id:date:subject:cc:to:from; bh=G0kogbWuYx2bGSfALK3TRZQ7nERtNB4F+PTaS8xWYok=; b=yEuINS+qudXMSoDFJ7mnhvxYwOCdXYEg0mI9P2OtRyYcFWrvxYAKOOA1aIrSL0JfaE +NMVps5cHEvLd2mbKY+S67UFRntPXuWzanMdidylFiIxnXcj7wr9PnGmtGGEOMeOcf80 eQNnuVlpXD2i17CTJqKA3YcavUxYHBtlK9JQEPgG/7a3JFDpnOwkMfWM1e+xyuUOhEbq yMYnHbBKeNzWn1AaSuJimoXcI4c+rRoNyIFjCHtYezqQ1DFpQD2EZy+78N0BmaZrvRsm aK46LC5VPlTyuGTvnKSUrpE6aCjlOb9AmjPYgUAQdci28SNwtuhs7uCumS9RTAvpXoVz m1Cw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=puri.sm Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b23si988163edv.199.2021.06.08.16.41.25; Tue, 08 Jun 2021 16:41:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=puri.sm Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230351AbhFHKoI (ORCPT + 99 others); Tue, 8 Jun 2021 06:44:08 -0400 Received: from comms.puri.sm ([159.203.221.185]:55568 "EHLO comms.puri.sm" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231184AbhFHKoI (ORCPT ); Tue, 8 Jun 2021 06:44:08 -0400 Received: from localhost (localhost [127.0.0.1]) by comms.puri.sm (Postfix) with ESMTP id EFDC6DF8FD; Tue, 8 Jun 2021 03:42:14 -0700 (PDT) Received: from comms.puri.sm ([127.0.0.1]) by localhost (comms.puri.sm [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id TJmJLB6gP39x; Tue, 8 Jun 2021 03:42:13 -0700 (PDT) From: Martin Kepplinger To: martin.kepplinger@puri.sm, festevam@gmail.com, krzk@kernel.org, laurent.pinchart@ideasonboard.com Cc: devicetree@vger.kernel.org, kernel@pengutronix.de, kernel@puri.sm, linux-arm-kernel@lists.infradead.org, linux-imx@nxp.com, linux-kernel@vger.kernel.org, linux-media@vger.kernel.org, linux-staging@lists.linux.dev, mchehab@kernel.org, phone-devel@vger.kernel.org, robh@kernel.org, shawnguo@kernel.org, slongerbeam@gmail.com Subject: [PATCH v3 3/3] arm64: dts: imx8mq: add mipi csi phy and csi bridge descriptions Date: Tue, 8 Jun 2021 12:41:28 +0200 Message-Id: <20210608104128.1616028-4-martin.kepplinger@puri.sm> In-Reply-To: <20210608104128.1616028-1-martin.kepplinger@puri.sm> References: <20210608104128.1616028-1-martin.kepplinger@puri.sm> Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Describe the 2 available CSI interfaces on the i.MX8MQ with the MIPI-CSI2 receiver and the CSI Bridge that provides the user buffers, where the existing driver can directly be used. An image sensor is to be connected to the MIPIs' second port, described in board files. Signed-off-by: Martin Kepplinger --- arch/arm64/boot/dts/freescale/imx8mq.dtsi | 102 ++++++++++++++++++++++ 1 file changed, 102 insertions(+) diff --git a/arch/arm64/boot/dts/freescale/imx8mq.dtsi b/arch/arm64/boot/dts/freescale/imx8mq.dtsi index 91df9c5350ae..39955d6621f2 100644 --- a/arch/arm64/boot/dts/freescale/imx8mq.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mq.dtsi @@ -1099,6 +1099,108 @@ uart4: serial@30a60000 { status = "disabled"; }; + mipi_csi1: csi@30a70000 { + compatible = "fsl,imx8mq-mipi-csi2"; + reg = <0x30a70000 0x1000>; + clocks = <&clk IMX8MQ_CLK_CSI1_CORE>, + <&clk IMX8MQ_CLK_CSI1_ESC>, + <&clk IMX8MQ_CLK_CSI1_PHY_REF>, + <&clk IMX8MQ_CLK_CLKO2>; + clock-names = "core", "esc", "pxl", "clko2"; + assigned-clocks = <&clk IMX8MQ_CLK_CSI1_CORE>, + <&clk IMX8MQ_CLK_CSI1_PHY_REF>, + <&clk IMX8MQ_CLK_CSI1_ESC>; + assigned-clock-rates = <266000000>, <333000000>, <66000000>; + assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_266M>, + <&clk IMX8MQ_SYS2_PLL_1000M>, + <&clk IMX8MQ_SYS1_PLL_800M>; + power-domains = <&pgc_mipi_csi1>; + reset = <&src>; + phy = <&iomuxc_gpr>; + interconnects = <&noc IMX8MQ_ICM_CSI1 &noc IMX8MQ_ICS_DRAM>; + interconnect-names = "dram"; + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + + csi1_mipi_ep: endpoint { + remote-endpoint = <&csi1_ep>; + }; + }; + }; + }; + + csi1: csi@30a90000 { + compatible = "fsl,imx7-csi"; + reg = <0x30a90000 0x10000>; + interrupts = ; + clocks = <&clk IMX8MQ_CLK_CSI1_ROOT>; + clock-names = "mclk"; + status = "disabled"; + + port { + csi1_ep: endpoint { + remote-endpoint = <&csi1_mipi_ep>; + }; + }; + }; + + mipi_csi2: csi@30b60000 { + compatible = "fsl,imx8mq-mipi-csi2"; + reg = <0x30b60000 0x1000>; + clocks = <&clk IMX8MQ_CLK_CSI2_CORE>, + <&clk IMX8MQ_CLK_CSI2_ESC>, + <&clk IMX8MQ_CLK_CSI2_PHY_REF>, + <&clk IMX8MQ_CLK_CLKO2>; + clock-names = "core", "esc", "pxl", "clko2"; + assigned-clocks = <&clk IMX8MQ_CLK_CSI2_CORE>, + <&clk IMX8MQ_CLK_CSI2_PHY_REF>, + <&clk IMX8MQ_CLK_CSI2_ESC>; + assigned-clock-rates = <266000000>, <333000000>, <66000000>; + assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_266M>, + <&clk IMX8MQ_SYS2_PLL_1000M>, + <&clk IMX8MQ_SYS1_PLL_800M>; + power-domains = <&pgc_mipi_csi2>; + reset = <&src>; + phy = <&iomuxc_gpr>; + interconnects = <&noc IMX8MQ_ICM_CSI2 &noc IMX8MQ_ICS_DRAM>; + interconnect-names = "dram"; + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + + csi2_mipi_ep: endpoint { + remote-endpoint = <&csi2_ep>; + }; + }; + }; + }; + + csi2: csi@30b80000 { + compatible = "fsl,imx7-csi"; + reg = <0x30b80000 0x10000>; + interrupts = ; + clocks = <&clk IMX8MQ_CLK_CSI2_ROOT>; + clock-names = "mclk"; + status = "disabled"; + + port { + csi2_ep: endpoint { + remote-endpoint = <&csi2_mipi_ep>; + }; + }; + }; + mu: mailbox@30aa0000 { compatible = "fsl,imx8mq-mu", "fsl,imx6sx-mu"; reg = <0x30aa0000 0x10000>; -- 2.30.2