Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4621222pxj; Tue, 8 Jun 2021 20:06:53 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxoqPJIRY4dU9WGbj9uL01xq8ey4tUL1t3mvQKnCMwFsMeSDsbehV12RUma4qPhsLmuO8hV X-Received: by 2002:a17:906:fcbb:: with SMTP id qw27mr1716325ejb.478.1623208013331; Tue, 08 Jun 2021 20:06:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623208013; cv=none; d=google.com; s=arc-20160816; b=VuGB4FkKVD1DHAzPm2vuJ/g34+0IvuG14PUuEw3hnP6WyaMTExbrO05GzCL/gGNOxP gpbA8PziA8QdvN/psTd9U+gHEUoH+Ln1bT9dKdo4Ozm2wnoJJDG5Usz+4KIGmocJC3JK bgiUy3SUCdjaf1JRDlB3lvt0fz2N1C52hVeIj4nlaWnvKz+qBD3+kV9kvRPHzhhL5n4q CzgozGpKyKc9Y5rrsFsrtAKYtsBV9HTug/lL1YyPKjYXBx8KjDVDiDs6y3b+SVvLpA3G APRAW8/u+GH4NQQ6VLcLEBAKewWyHehIbffNSwozWS5AM+j0BW+Haql5PEaGYdJ2U68S 8nVQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ya4sSOjySMHGjVVWLWrWfBjZGU/UNkNaSi2rQLK5WkI=; b=FFFOd7FZlY92iSeTBuf8Zeata9O//8wvrJ1bxGPhJ5J5e8uQh7HvFvVGgNiddaZM3y jGrGeZiHjNi+z7Qcv5hTLnROxJtpEYHVoTnTVLwCe/t15846CpJ3WkT5IJjSzBEfdiUs 0rgLKRrjSX+0t+h6lDKy9Ad2zFBQIvD+KQ3NmG5CQIML2NuPNIUkjB8HfQtH6ZKiBcdN QdCQEpfbWCSwoeAUmK80a2p1GKHXJadcnLoVHz7MIM6pjOYt645lMC17nRpyqzTkBf8P TaJkUxx3yN9B4hKhqKzZnlndBANUUi2oozkHgHBImmFM/npS1k0MFyJHVUS9LZhaaAiY kUJA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@marek-ca.20150623.gappssmtp.com header.s=20150623 header.b=1X5vWiIC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q21si835205edw.75.2021.06.08.20.06.30; Tue, 08 Jun 2021 20:06:53 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@marek-ca.20150623.gappssmtp.com header.s=20150623 header.b=1X5vWiIC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233423AbhFHObP (ORCPT + 99 others); Tue, 8 Jun 2021 10:31:15 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59440 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233424AbhFHObO (ORCPT ); Tue, 8 Jun 2021 10:31:14 -0400 Received: from mail-qt1-x82e.google.com (mail-qt1-x82e.google.com [IPv6:2607:f8b0:4864:20::82e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0D3ABC06178B for ; Tue, 8 Jun 2021 07:29:08 -0700 (PDT) Received: by mail-qt1-x82e.google.com with SMTP id e3so3783507qte.0 for ; Tue, 08 Jun 2021 07:29:08 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marek-ca.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ya4sSOjySMHGjVVWLWrWfBjZGU/UNkNaSi2rQLK5WkI=; b=1X5vWiICSrpwWJEznutissR6pu/5bj0Ju4L12Omxfb3SP/Za4+dbBmiY5ac1YZbKIK ZG13VmDs1K+v5GcUYx9Wwwv2H6/36pMlI7sLQ13lWvQNb9cG4O+rGaWEmLbbXhb6UUxh 5esOht+eSbhW/L4rTNDyaCRQzfpBW8sDQ6SN4xJOjmkYLM4j3/QgHBS4m24oAVKNAiAC czFQVsq/j33+Q72tzzg3NZaPvn3E0ncGwKDHzqNRVU1K+swCemhYaJeSINjAwyAyLxp+ Cw7O0VRMEYe77xyeurCssl/ojJtN0mIqs6ld3PD6xrEGp44zgFGp7vK4Ic4gsyJN91Nh 3yvA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ya4sSOjySMHGjVVWLWrWfBjZGU/UNkNaSi2rQLK5WkI=; b=rCJKmXDW/sRjK3JcBOs4m8wOzIGX+dY1Q2RVBGOPoHpTZ9Dw50Hm2OYXyiSOHG+EO/ /QMLeIOJfl9cI7m9JZbrrbam/a0TXOpZ2rMPPh9Kl/8qzrYBlVrAFCz5NnuNsQgmK1gP 3QbxhZ7skwYp4vNAfmSZnh5lukedgXQ2xmYqNv2naVQFyLEYffR1qKBCjh5ULrE7TpRA ehRn3YU+JcCtb6+x8+8S0i5X93f4HEXi2NokEHISi4O0GKLwqiYkP7EwPL9MDLfMHO8z KzNuPlWW5+Yq9uBSOfJxmoNRHGvlfkeRaehKjwqw4KHqtI1nXpm8Lw8IGYFwxeH9piYc 2W6A== X-Gm-Message-State: AOAM531uwgbPehao7aXNJRBZYvV0LHsc5KRH/RXw/0CeKnHL3j+YVyyv Y/iUVuMsWNMwa9vQVMIluf7wWg== X-Received: by 2002:a05:622a:154:: with SMTP id v20mr21676270qtw.91.1623162547243; Tue, 08 Jun 2021 07:29:07 -0700 (PDT) Received: from localhost.localdomain (modemcable068.184-131-66.mc.videotron.ca. [66.131.184.68]) by smtp.gmail.com with ESMTPSA id v6sm11838748qkv.54.2021.06.08.07.29.06 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 08 Jun 2021 07:29:06 -0700 (PDT) From: Jonathan Marek To: linux-arm-msm@vger.kernel.org Cc: Rob Herring , Andy Gross , Bjorn Andersson , Michael Turquette , Stephen Boyd , Rob Herring , linux-clk@vger.kernel.org (open list:COMMON CLK FRAMEWORK), devicetree@vger.kernel.org (open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS), linux-kernel@vger.kernel.org (open list) Subject: [PATCH v3 2/2] dt-bindings: clock: add QCOM SM8350 display clock bindings Date: Tue, 8 Jun 2021 10:27:07 -0400 Message-Id: <20210608142707.19637-2-jonathan@marek.ca> X-Mailer: git-send-email 2.26.1 In-Reply-To: <20210608142707.19637-1-jonathan@marek.ca> References: <20210608142707.19637-1-jonathan@marek.ca> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add sm8350 DISPCC bindings, which are simply a symlink to the sm8250 bindings. Update the documentation with the new compatible. Signed-off-by: Jonathan Marek Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/qcom,dispcc-sm8x50.yaml | 6 ++++-- include/dt-bindings/clock/qcom,dispcc-sm8350.h | 1 + 2 files changed, 5 insertions(+), 2 deletions(-) create mode 120000 include/dt-bindings/clock/qcom,dispcc-sm8350.h diff --git a/Documentation/devicetree/bindings/clock/qcom,dispcc-sm8x50.yaml b/Documentation/devicetree/bindings/clock/qcom,dispcc-sm8x50.yaml index 0cdf53f41f84..8f414642445e 100644 --- a/Documentation/devicetree/bindings/clock/qcom,dispcc-sm8x50.yaml +++ b/Documentation/devicetree/bindings/clock/qcom,dispcc-sm8x50.yaml @@ -4,24 +4,26 @@ $id: http://devicetree.org/schemas/clock/qcom,dispcc-sm8x50.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# -title: Qualcomm Display Clock & Reset Controller Binding for SM8150/SM8250 +title: Qualcomm Display Clock & Reset Controller Binding for SM8150/SM8250/SM8350 maintainers: - Jonathan Marek description: | Qualcomm display clock control module which supports the clocks, resets and - power domains on SM8150 and SM8250. + power domains on SM8150/SM8250/SM8350. See also: dt-bindings/clock/qcom,dispcc-sm8150.h dt-bindings/clock/qcom,dispcc-sm8250.h + dt-bindings/clock/qcom,dispcc-sm8350.h properties: compatible: enum: - qcom,sm8150-dispcc - qcom,sm8250-dispcc + - qcom,sm8350-dispcc clocks: items: diff --git a/include/dt-bindings/clock/qcom,dispcc-sm8350.h b/include/dt-bindings/clock/qcom,dispcc-sm8350.h new file mode 120000 index 000000000000..0312b4544acb --- /dev/null +++ b/include/dt-bindings/clock/qcom,dispcc-sm8350.h @@ -0,0 +1 @@ +qcom,dispcc-sm8250.h \ No newline at end of file -- 2.26.1