Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp89305pxj; Wed, 9 Jun 2021 17:25:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxSAJa5GgiYQ6L5JzPIEuAdra11tscp5tszX1EocTAjoHg/7Bl29fbi8T5VBh94LymYQwIC X-Received: by 2002:a05:6402:27d1:: with SMTP id c17mr1976624ede.28.1623284720023; Wed, 09 Jun 2021 17:25:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623284720; cv=none; d=google.com; s=arc-20160816; b=TVBaXsAHJlxUrsB4ZFKXMO+1i96xV4X/PQhmJTnqZhkb59FWh+BxhFhRUQIgTniZsi BBOeZICJudMV7i3Tj/lA+5scn9+C1NC5brSyvsCzLf+ahP6Ddb0rB3q6COqR78/UllS2 M10Zbd+ClovDnY74L9l5hsSbZOGMKaLCQi/NBaz5akQ6KtrZE9CJzWXXo8r4QXSgu45n BccquM5buFt3SwXUnVvyGbqayzQ+nm8rjdo0bfNpguhQXHjFZxH1yP61EHNuOqO4dusZ EJ6aiKp1VsBE7Jxa0IduVR95fjBV1xawZ93/zrBtK+waf+QgaFAUwG2wIRjkQN3uCHB3 Wtig== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :message-id:subject:cc:to:from:date:dkim-signature; bh=GQ1Iu8W/2P+02c12+OuIkFEO8WWW35hr8I7smBU9OXE=; b=OuZ5zdqHDIVgeasMrDKgTxsAbFRl4RDCsUq2BmqND3KGNYWpcLIYbVtkxj5a3IoG0j WjA/VQ2anbGn78dfh6vbgT9jSSxfmZAOdVoLP5+eTyeM3gj05ZkHIdpNJ88KmpssdHq4 vJcS737exPwAl+r3vkJt/jQHggm2KeaEgGyQtzRsglvDcO+kJkditoMLG7FDWm7sLx8O lvipOCelXi+ie4i3NI+B2CEM7X3VsmL8SpmBprv6HRnBphP3ZlrXVsonuyIyPvX2vi0f VRkR0M2k/74B9R2vmJSBBqzYDuNxrC0/X3tcljxO5RetVm1Y/FNjSM3Rzx/Cyj4zd7aY YarA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=hCUqCSti; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i11si1017537ejo.362.2021.06.09.17.24.56; Wed, 09 Jun 2021 17:25:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=hCUqCSti; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229943AbhFJAYy (ORCPT + 99 others); Wed, 9 Jun 2021 20:24:54 -0400 Received: from mail.kernel.org ([198.145.29.99]:47860 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229740AbhFJAYx (ORCPT ); Wed, 9 Jun 2021 20:24:53 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 8A202613EC; Thu, 10 Jun 2021 00:22:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1623284577; bh=1ou36G5z4ISmBgYTkl+QY1b+Z7f8tmx56db6O6BZH8Y=; h=Date:From:To:Cc:Subject:In-Reply-To:From; b=hCUqCStiKTi+c41zEsR2OLq8QrOXGEoOPTv38uAT1iLZdW20i5YPJLmaoum1R40Fa JjPYE7SYJrswOPcKfWRp53d7cnspY8PQXIdb7mkFstOhs+5UlJkLT27iYQx1e1tSce p4enlJ8nQ1Bus7Cyj2RXNd0N/dTkjrvgke+nllfp56NjeSr7F6z+kpgED9FSCFmeRy f3zWJE8+LM0IORF+/Wpy4XcXGJ3RWBKpAFwD5P4uEm818Kz95xATb1h3pQ1hC6AHw8 lecsdK2j8UWPwnSac/foW+ozyVT3qy1Ue3iTsZssbT5uhQZjytcfq40HtwrMKGntML 4JKYEeKA0UJbg== Date: Wed, 9 Jun 2021 19:22:56 -0500 From: Bjorn Helgaas To: Punit Agrawal Cc: robh+dt@kernel.org, linux-rockchip@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-pci@vger.kernel.org, alexandru.elisei@arm.com, wqu@suse.com, robin.murphy@arm.com, pgwipeout@gmail.com, ardb@kernel.org, briannorris@chromium.org, shawn.lin@rock-chips.com, Bjorn Helgaas , Leonardo Bras Subject: Re: [PATCH v3 1/4] PCI: of: Clear 64-bit flag for non-prefetchable memory below 4GB Message-ID: <20210610002256.GA2680171@bjorn-Precision-5520> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210607112856.3499682-2-punitagrawal@gmail.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org [+cc Leonardo] On Mon, Jun 07, 2021 at 08:28:53PM +0900, Punit Agrawal wrote: > Some host bridges advertise non-prefetchable memory windows that are > entirely located below 4GB but are marked as 64-bit address memory. > > Since commit 9d57e61bf723 ("of/pci: Add IORESOURCE_MEM_64 to resource > flags for 64-bit memory addresses"), the OF PCI range parser takes a > stricter view and treats 64-bit address ranges as advertised while > before such ranges were treated as 32-bit. > > A PCI root port modelled as a PCI-to-PCI bridge cannot forward 64-bit > non-prefetchable memory ranges. As a result, the change in behaviour > due to the commit causes failure to allocate 32-bit BAR from a 64-bit > non-prefetchable window. > > In order to not break platforms where non-prefetchable memory ranges > lie entirely below 4GB, clear the 64-bit flag. I don't think we should care about the address width DT supplies for a host bridge window. Prior to 9d57e61bf723, I don't think we *did* care because of_bus_pci_get_flags() threw away that information. My proposal for a commit log, including information about the problem report and a "Fixes:" tag: Alexandru and Qu reported this resource allocation failure on ROCKPro64 v2 and ROCK Pi 4B, both based on the RK3399: pci_bus 0000:00: root bus resource [mem 0xfa000000-0xfbdfffff 64bit] pci 0000:00:00.0: PCI bridge to [bus 01] pci 0000:00:00.0: BAR 14: no space for [mem size 0x00100000] pci 0000:01:00.0: reg 0x10: [mem 0x00000000-0x00003fff 64bit] "BAR 14" is the PCI bridge's 32-bit non-prefetchable window, and our PCI allocation code isn't smart enough to allocate it in a host bridge window marked as 64-bit, even though this should work fine. A DT host bridge description includes the windows from the CPU address space to the PCI bus space. On a few architectures (microblaze, powerpc, sparc), the DT may also describe PCI devices themselves, including their BARs. Before 9d57e61bf723 ("of/pci: Add IORESOURCE_MEM_64 to resource flags for 64-bit memory addresses"), of_bus_pci_get_flags() ignored the fact that some DT addresses described 64-bit windows and BARs. That was a problem because the virtio virtual NIC has a 32-bit BAR and a 64-bit BAR, and the driver couldn't distinguish them. 9d57e61bf723 set IORESOURCE_MEM_64 for those 64-bit DT ranges, which fixed the virtio driver. But it also set IORESOURCE_MEM_64 for host bridge windows, which exposed the fact that the PCI allocator isn't smart enough to put 32-bit resources in those 64-bit windows. Clear IORESOURCE_MEM_64 from host bridge windows since we don't need that information. Fixes: 9d57e61bf723 ("of/pci: Add IORESOURCE_MEM_64 to resource flags for 64-bit memory addresses") Reported-at: https://lore.kernel.org/lkml/7a1e2ebc-f7d8-8431-d844-41a9c36a8911@arm.com/ Reported-by: Alexandru Elisei Reported-by: Qu Wenruo > Suggested-by: Ard Biesheuvel > Link: https://lore.kernel.org/r/7a1e2ebc-f7d8-8431-d844-41a9c36a8911@arm.com > Signed-off-by: Punit Agrawal > Tested-by: Alexandru Elisei > Cc: Bjorn Helgaas > Cc: Rob Herring > --- > drivers/pci/of.c | 8 ++++++++ > 1 file changed, 8 insertions(+) > > diff --git a/drivers/pci/of.c b/drivers/pci/of.c > index 85dcb7097da4..1e45186a5715 100644 > --- a/drivers/pci/of.c > +++ b/drivers/pci/of.c > @@ -353,6 +353,14 @@ static int devm_of_pci_get_host_bridge_resources(struct device *dev, > dev_warn(dev, "More than one I/O resource converted for %pOF. CPU base address for old range lost!\n", > dev_node); > *io_base = range.cpu_addr; > + } else if (resource_type(res) == IORESOURCE_MEM) { > + if (!(res->flags & IORESOURCE_PREFETCH)) { > + if (res->flags & IORESOURCE_MEM_64) > + if (!upper_32_bits(range.pci_addr + range.size - 1)) { > + dev_warn(dev, "Clearing 64-bit flag for non-prefetchable memory below 4GB\n"); > + res->flags &= ~IORESOURCE_MEM_64; > + } > + } Why do we need to check IORESOURCE_PREFETCH, IORESOURCE_MEM_64, and upper_32_bits()? If I understand this correctly, prior to 9d57e61bf723, IORESOURCE_MEM_64 was *never* set here. Isn't something like this sufficient? } else if (resource_type(res) == IORESOURCE_MEM) { res->flags &= ~IORESOURCE_MEM_64; } I'm not sure we need a warning either. We didn't warn before 9d57e61bf723, and there's nothing the user needs to do anyway. > } > > pci_add_resource_offset(resources, res, res->start - range.pci_addr); > -- > 2.30.2 >