Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp7317pxj; Thu, 10 Jun 2021 13:07:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx/y10rAwuHV5uZhnhe7iXpdXDtj0z1FLEwwHHAE8+S/83sHflZpWGi2NjkBL/ToSh+OIha X-Received: by 2002:a17:906:26c7:: with SMTP id u7mr110444ejc.211.1623355661101; Thu, 10 Jun 2021 13:07:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623355661; cv=none; d=google.com; s=arc-20160816; b=zjKLDUhNMFhxgI4r4XvwbRrqpG3LGRZYJPP9TQxSVfWPRpH5f/FDXr8xyaqfS/LuR0 2OSblDIrUDMnNU35UZEzMBwRDH7gEkYFPxMXsGqfPFq6RAEU+mOlXjybmLuztqZb9i5N W61PicyEd2jGTInEg+5VYTqNqL+3YQUTEo0WU6Ze2j1tg+Ljkw9VB/lFQEDxHm4NplWE zhecOnyMttX3cPtY38jR0pnYxWgyF+E32McVTy51Tk7U7+W62IdQEtcNYZIVmZCmuFBp V8iv5uBZz2d9jXhK2udOzSwKBya133dwVHucbOR3ptZk6AqQb895NgC+TDJSfrWz9zcA EqeA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=LoitPLkETiydq84gXJtzggxZISPZQCmNnkixieE36b4=; b=Uy4n+HDIq3TKTlKjrqPV7zHuaSFrUKpi37fcL6KvUll1X3kFZD0UWnQy6R9ivnyYcm 6SZGn2hC0oK41ZFVjvZod0yjTXJM/FGCbRefdnBLXgCffoBA1VXcvEn6t+6lFbYTkcpV fAcYFMMbzY18XBqLWiL44Ny7V6asn8YxRMt88k2Chp5+0DLri0c9L3jLwlnEYuhArHlO RsEs7YBqrDoZ+33ieWt4MQZf2bdyF+M/OVUV1LE/T82hN+hBGGobrde2A8nN2I+LWVK+ IuVtd/n6tYOxn9yaxbdMGq+sie3Tbg1Cura+l3VY2+N/nldDN+ZT/9VVLGqR6t+Mk+L7 zQUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=GMguz6Oy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bm25si2907862edb.202.2021.06.10.13.07.16; Thu, 10 Jun 2021 13:07:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=GMguz6Oy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229941AbhFJUHl (ORCPT + 99 others); Thu, 10 Jun 2021 16:07:41 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35970 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230392AbhFJUHl (ORCPT ); Thu, 10 Jun 2021 16:07:41 -0400 Received: from mail-ej1-x636.google.com (mail-ej1-x636.google.com [IPv6:2a00:1450:4864:20::636]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0B198C061760; Thu, 10 Jun 2021 13:05:32 -0700 (PDT) Received: by mail-ej1-x636.google.com with SMTP id ci15so996864ejc.10; Thu, 10 Jun 2021 13:05:31 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=LoitPLkETiydq84gXJtzggxZISPZQCmNnkixieE36b4=; b=GMguz6OyEOl/Uvt2/gL8nKqtpkTkh1nIQNqm8qA7P5UIKaJC5V5+SrGOPGdBHBYlWH rkYeFNN535MdA0sZ7TXn/8uemgSdLsbwlgvr1hwmayUXCJg18FKPgK2RRfi76/QZg33r eDCNuwQwQIEhIW8/y09/AzcW+VQAD8MFvxY8LPDAD3aFvF0C3OLPLmpQ3baMGCikg1d/ Z7Q60VNCCvZcdpE0E2gjgAsg+NAIdemfUvsNHoX52lMW0dCqpwfCBJFJAQE48YCFpTIb /aUIWm9X77xWUclbwV9xYclqedLyw4fPV6U3mACAtYPbaIy44aAbAVoRhgwjWgpHQo2x WKTA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=LoitPLkETiydq84gXJtzggxZISPZQCmNnkixieE36b4=; b=QuuFQykj+hTx2y838Yb5rtQhj80H+8ptJzqCkGBTC+FjaxsS+BqDGopXPMzeDN+UIR L5jAn+MEcT2nf8m/wUhim2o1uGo6BzgzPuSLUiXE1CMBLduzaYwoixuxlsok93qmA74P GjfcaFWmbQD35F7jQ0QYiwP1J6V4B2IRPhYh3+75kjigWOboeTJdoOkkvFuUKLjfrGRE bc5Bk7DCm5oN4oumXaNAuWWWpVY423RDgAxYfXsdw4E/dFJZBGSJ4QTjRGPQiZbHDwxu q/zO5YKSLFq/4qyoa3fWFckj38CB2UVhMcMYVt+kNC5CjIyWszamH+2EPaf1tJ04AZAg X5Nw== X-Gm-Message-State: AOAM530ThWwfdgpY2i9aVw+NbnoksJS70QxMFCARI61q4lRjDojrVwI1 pzH+c0H8x+jd/poTi3aFaNQ= X-Received: by 2002:a17:906:5293:: with SMTP id c19mr268818ejm.245.1623355530546; Thu, 10 Jun 2021 13:05:30 -0700 (PDT) Received: from localhost.localdomain ([188.24.178.25]) by smtp.gmail.com with ESMTPSA id du7sm1800978edb.1.2021.06.10.13.05.29 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 10 Jun 2021 13:05:30 -0700 (PDT) From: Cristian Ciocaltea To: Stephen Boyd , Rob Herring , Manivannan Sadhasivam , =?UTF-8?q?Andreas=20F=C3=A4rber?= , Michael Turquette , Edgar Bernardi Righi Cc: linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-actions@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v3 1/6] clk: actions: Fix UART clock dividers on Owl S500 SoC Date: Thu, 10 Jun 2021 23:05:21 +0300 Message-Id: <4714d05982b19ac5fec2ed74f54be42d8238e392.1623354574.git.cristian.ciocaltea@gmail.com> X-Mailer: git-send-email 2.32.0 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Use correct divider registers for the Actions Semi Owl S500 SoC's UART clocks. Fixes: ed6b4795ece4 ("clk: actions: Add clock driver for S500 SoC") Signed-off-by: Cristian Ciocaltea Reviewed-by: Manivannan Sadhasivam --- Changes in v3: - None Changes in v2: - Added Reviewed-by from Mani drivers/clk/actions/owl-s500.c | 12 ++++++------ 1 file changed, 6 insertions(+), 6 deletions(-) diff --git a/drivers/clk/actions/owl-s500.c b/drivers/clk/actions/owl-s500.c index 61bb224f6330..75b7186185b0 100644 --- a/drivers/clk/actions/owl-s500.c +++ b/drivers/clk/actions/owl-s500.c @@ -305,7 +305,7 @@ static OWL_COMP_FIXED_FACTOR(i2c3_clk, "i2c3_clk", "ethernet_pll_clk", static OWL_COMP_DIV(uart0_clk, "uart0_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART0CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 6, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART0CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(uart1_clk, "uart1_clk", uart_clk_mux_p, @@ -317,31 +317,31 @@ static OWL_COMP_DIV(uart1_clk, "uart1_clk", uart_clk_mux_p, static OWL_COMP_DIV(uart2_clk, "uart2_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART2CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART2CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(uart3_clk, "uart3_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART3CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART3CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(uart4_clk, "uart4_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART4CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART4CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(uart5_clk, "uart5_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART5CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART5CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(uart6_clk, "uart6_clk", uart_clk_mux_p, OWL_MUX_HW(CMU_UART6CLK, 16, 1), OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0), - OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), + OWL_DIVIDER_HW(CMU_UART6CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), CLK_IGNORE_UNUSED); static OWL_COMP_DIV(i2srx_clk, "i2srx_clk", i2s_clk_mux_p, -- 2.32.0