Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp213006pxj; Thu, 10 Jun 2021 19:54:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJykbM2znpyD56DsLZFEzQNeeKdQHs/4l8oCBeJ3HknCVTkBiMlOtrnS304po4a37UQc6rRv X-Received: by 2002:aa7:d648:: with SMTP id v8mr1312702edr.203.1623380070927; Thu, 10 Jun 2021 19:54:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623380070; cv=none; d=google.com; s=arc-20160816; b=L4XC1Pg6Dqgj/EVi9brA4p1kINWtqh3CJjxDwzH754Z4vahgyZBijX4RuwT4abSavc AKu3R8KTQEg3eGnLON+RUwf6PvKRKnuXM/NQpAgWX2k/pa36nHzs7sW6g4AW0WYA85tJ URDSxDILUJWo/l3nznhmKJxQzXyLAu1p2DtgYh6GpPxx9pYcl74OAyeNAUjD3DYsrs9L 62cYtsHvJYrMDhFNqlslwmMfr04U3stB8JXAeFAj46m0JFJ0vyRNnxKmeUGOY3wAXB7R dCTXXE5BIeQoKbtEEBrtoR/FH0coFgrDE95Z7hTSFk+mIwPHYFcK6oTqoCXAqztwfahr Iv9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=/wD+DhD2AsBgrlw92wrbe1Sc350ImLQPRBTFALVfZ3g=; b=01VPKp/K3Oxte2O96MBg6NShGRUxkET1lTMfO8/25cDm9bzDBiGEtlRt6F0uLrvIrX 3ttKtz/ZXyOLoHl6FZR7R64YQ2Ll37ZmNPv/RgBnIwf2hT18mYmLFJh1kEk41kMDfv2h 7xa5ZecoxdDpo5QfLkSn3YpyE/DUeqhkIrvv1PIZUsaIyHNMKm0yudBP4wq7fsZYl0a3 CGDRmua91Ll464UY0UhiJ3DKLlHYv2nK2DOvREbG5qCMTUzqw9oqFMSH1xZAn2v2P1gQ k3zaE9BLNTQn6VsVz5yRpO0d91XoFm+dwC5LWKCkKN8+uqM0do1P5aqz2pKV38cOfhie fGjg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=SgX18G0E; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m3si3797697edp.580.2021.06.10.19.54.06; Thu, 10 Jun 2021 19:54:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=SgX18G0E; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230001AbhFKCx5 (ORCPT + 99 others); Thu, 10 Jun 2021 22:53:57 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40480 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230035AbhFKCx5 (ORCPT ); Thu, 10 Jun 2021 22:53:57 -0400 Received: from mail-oi1-x232.google.com (mail-oi1-x232.google.com [IPv6:2607:f8b0:4864:20::232]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1328EC0617AE for ; Thu, 10 Jun 2021 19:51:45 -0700 (PDT) Received: by mail-oi1-x232.google.com with SMTP id u11so4389346oiv.1 for ; Thu, 10 Jun 2021 19:51:45 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=/wD+DhD2AsBgrlw92wrbe1Sc350ImLQPRBTFALVfZ3g=; b=SgX18G0EUgTBy38Hvh6rOI0T9lwsRNa/tNLeyRQapOXcIBf2jiXWwcokxEaxUSrmiL sYmw47S3hIrhk716YU7SWbzp8jXwS5pUAgUL6rysI0wO6FHlEzWhM6ma/0AXwHYgklJx NyQm+0NbBO0QPEHE+hoMJ0mItlWcveEnozpthdZ02mIixpbGDJvOGBAphqJVapb+1+7l cyUu8Ldb4uUGcBoyG5x52wLPLLNWl48Hr4N/gxr3KWsIkiyZSPcVQAVsB60tblypSWeY WV/GCe4cZvhiQc/BRrkSSNFLcX9qbJ8Pihl/GQ2FpFzLkW76lE+S+sB8jjy69wVEJstF pLDw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=/wD+DhD2AsBgrlw92wrbe1Sc350ImLQPRBTFALVfZ3g=; b=pmjM6EtVoAB5IyhuEboaNeSY1Iiu3C55+SGhCh5cIqxYrVJQZTmf8uBQEd6IkVVrqQ segsStwG9jqlRVMBdtmf/1WX2CLeNobcJ4Ync/hM8u60GyJTdYzZVdcK+eP/D7C63Z8G CgWD+Fxusbvgyjb8isiw610rEN8aqlWHUTXELaIkFUNAuykv9rgL/GxghDzN1eUzmQaZ X5poRTH9lP/bjUZ4oNjff0kl5vTRJoPpSAn/53+5CeTpgALH7HMi5jMFEcG9u1wLO7Tu JNp4Tyc7YWV70gKZLMX1auLJd9ryZzWq7DyQY1vcT2b/rL/5torWcLVPRsAs7TJIWj5f lBCw== X-Gm-Message-State: AOAM530QCbe5NUpSJtSBNSMrywQyTPpFKscp5jErB4j3GcS71Ahapn7/ nwHVzhKLLebo7SFfEiWp9HT9Hbx2YgyjeQ== X-Received: by 2002:aca:b509:: with SMTP id e9mr12129192oif.66.1623379904224; Thu, 10 Jun 2021 19:51:44 -0700 (PDT) Received: from builder.lan (104-57-184-186.lightspeed.austtx.sbcglobal.net. [104.57.184.186]) by smtp.gmail.com with ESMTPSA id x2sm890433oog.10.2021.06.10.19.51.43 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 10 Jun 2021 19:51:43 -0700 (PDT) Date: Thu, 10 Jun 2021 21:51:42 -0500 From: Bjorn Andersson To: Bhupesh Sharma Cc: linux-arm-msm@vger.kernel.org, Linus Walleij , Liam Girdwood , Mark Brown , Vinod Koul , Rob Herring , Andy Gross , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-gpio@vger.kernel.org, bhupesh.linux@gmail.com Subject: Re: [PATCH 2/8] dt-bindings: pinctrl: qcom,pmic-gpio: Add compatible for SA8155p-adp Message-ID: References: <20210607113840.15435-1-bhupesh.sharma@linaro.org> <20210607113840.15435-3-bhupesh.sharma@linaro.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210607113840.15435-3-bhupesh.sharma@linaro.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon 07 Jun 06:38 CDT 2021, Bhupesh Sharma wrote: > Add pmic-gpio compatible strings for pmm8155au_1 and pmm8155au_2 pmics > found on SA8155p-adp board. > > Cc: Linus Walleij > Cc: Liam Girdwood > Cc: Mark Brown > Cc: Bjorn Andersson > Cc: Vinod Koul > Cc: Rob Herring > Cc: Andy Gross > Cc: devicetree@vger.kernel.org > Cc: linux-kernel@vger.kernel.org > Cc: linux-gpio@vger.kernel.org > Cc: bhupesh.linux@gmail.com > Signed-off-by: Bhupesh Sharma > --- > Documentation/devicetree/bindings/pinctrl/qcom,pmic-gpio.txt | 5 +++++ > 1 file changed, 5 insertions(+) > > diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,pmic-gpio.txt b/Documentation/devicetree/bindings/pinctrl/qcom,pmic-gpio.txt > index f6a9760558a6..ee4721f1c477 100644 > --- a/Documentation/devicetree/bindings/pinctrl/qcom,pmic-gpio.txt > +++ b/Documentation/devicetree/bindings/pinctrl/qcom,pmic-gpio.txt > @@ -27,6 +27,8 @@ PMIC's from Qualcomm. > "qcom,pm660l-gpio" > "qcom,pm8150-gpio" > "qcom,pm8150b-gpio" > + "qcom,pmm8155au-1-gpio" > + "qcom,pmm8155au-2-gpio" As with the regulator this seems to be a single component. > "qcom,pm8350-gpio" > "qcom,pm8350b-gpio" > "qcom,pm8350c-gpio" > @@ -116,6 +118,9 @@ to specify in a pin configuration subnode: > and gpio8) > gpio1-gpio12 for pm8150b (holes on gpio3, gpio4, gpio7) > gpio1-gpio12 for pm8150l (hole on gpio7) > + gpio1-gpio10 for pmm8155au-1 (holes on gpio2, gpio5, gpio7 > + and gpio8) > + gpio1-gpio10 for pmm8155au-2 (holes on gpio2, gpio5, gpio7) In the schematics all 10 pins are wired on both of these PMICs, so I don't think there are holes. Please omit the comment. Thanks, Bjorn > gpio1-gpio10 for pm8350 > gpio1-gpio8 for pm8350b > gpio1-gpio9 for pm8350c > -- > 2.31.1 >