Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1824890pxj; Sat, 12 Jun 2021 23:13:10 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyCtkGBuXuPIcDy6plENgKH9LsGf9x9PIBDCNR1G7NH3z9GBT84pHPglRHKYwfljMoI6Kw6 X-Received: by 2002:aa7:d14d:: with SMTP id r13mr11626123edo.212.1623564789847; Sat, 12 Jun 2021 23:13:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623564789; cv=none; d=google.com; s=arc-20160816; b=qQJNPSwg0pl8UX3Gkh7Avvm9G3xOtq27T3uZRFVuSYRvuxc4sDlVXaFbRUMt6BVYoc JUkA297mfWh3i0MzgjuNeV17ef/7EoK7e+JGjlSToneE/Nwtz/Q8vHkuSnUuaK9Ay6jV qZEwaJD9MdS9g1aSCU1okc1Hk8Z7rQ7V8uXaHysltup+G6nD+sERTxMFLRkTNjdonRGe lZeMvi3+bCEf2VTRE98rBoB+K9oOuDEKYEV48WlMHLON7FmnFEu8e4JyBUCh2vCUt05d m9qASixCLgwpiCMq+jzkGtEI/t261OWGxgkgMUzURJ0OTausyy+mgTQC+SvN7vp1Bxe0 qVBw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:subject:cc:to:from; bh=mrGrbxFC9tEoPKHseY7kTPRHOLJ6/ABowqIUKCSjyYI=; b=VXiIivooEKZtOXa9lMnDufv6xrBtjrFWHZvNXnXe0J2rw40yq5nh6eWlERvmUy4w5F I7LH6ln9NP9cOGL3pjhXA2BVs4XcsOFrHXMKSzmbRcKkVXLlDDx9qURaq8XM75dqjjG4 M/A4DzDgGeozfQK4lAvsRpvUfjSMAmL7BIj6qGzybhVczOlMxgI9HRi14El6fd31tLMq qg+RVkMoFpaZny3IDAk4LUqJOTojjVGysgIS5gcc7QRG6PSDByTn/BRM88GSgY60sVq+ w67u7c8KczI/wI8Gg8m6X583r1XQF4Dgmo1vSYhs5ndfj14xAVcBXfRL1Aw+uPzg6yMc /2jw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c6si8904252ejc.409.2021.06.12.23.12.21; Sat, 12 Jun 2021 23:13:09 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230295AbhFMGMQ (ORCPT + 99 others); Sun, 13 Jun 2021 02:12:16 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:37456 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S230007AbhFMGMP (ORCPT ); Sun, 13 Jun 2021 02:12:15 -0400 X-UUID: ef3f0f97a89c4e5e88d7fc5376686f14-20210613 X-UUID: ef3f0f97a89c4e5e88d7fc5376686f14-20210613 Received: from mtkmbs10n2.mediatek.inc [(172.21.101.183)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 2129828998; Sun, 13 Jun 2021 14:10:10 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Sun, 13 Jun 2021 14:10:09 +0800 Received: from localhost.localdomain (10.15.20.246) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Sun, 13 Jun 2021 14:10:08 +0800 From: Mason Zhang To: Rob Herring , Matthias Brugger CC: , , , , , , , Mason Zhang Subject: [PATCH v3 1/1] arm64: dts: mediatek: add MT6779 spi master dts node Date: Sun, 13 Jun 2021 13:54:59 +0800 Message-ID: <20210613055458.6073-1-mason.zhang@mediatek.com> X-Mailer: git-send-email 2.18.0 MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Mason Zhang This patch add spi master dts node for MT6779 SOC. Signed-off-by: Mason Zhang --- arch/arm64/boot/dts/mediatek/mt6779.dtsi | 112 +++++++++++++++++++++++ 1 file changed, 112 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt6779.dtsi b/arch/arm64/boot/dts/mediatek/mt6779.dtsi index 370f309d32de..c81e76865d1b 100644 --- a/arch/arm64/boot/dts/mediatek/mt6779.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt6779.dtsi @@ -219,6 +219,118 @@ status = "disabled"; }; + spi0: spi0@1100a000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x1100a000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI0>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi1: spi1@11010000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x11010000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI1>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi2: spi2@11012000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x11012000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI2>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi3: spi3@11013000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x11013000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI3>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi4: spi4@11018000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x11018000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI4>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi5: spi5@11019000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x11019000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI5>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi6: spi6@1101d000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x1101d000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI6>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + + spi7: spi7@1101e000 { + compatible = "mediatek,mt6779-spi", + "mediatek,mt6765-spi"; + #address-cells = <1>; + #size-cells = <0>; + mediatek,pad-select = <0>; + reg = <0 0x1101e000 0 0x1000>; + interrupts = ; + clocks = <&topckgen CLK_TOP_MAINPLL_D5_D2>, + <&topckgen CLK_TOP_SPI>, + <&infracfg_ao CLK_INFRA_SPI7>; + clock-names = "parent-clk", "sel-clk", "spi-clk"; + }; + audio: clock-controller@11210000 { compatible = "mediatek,mt6779-audio", "syscon"; reg = <0 0x11210000 0 0x1000>; -- 2.18.0