Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2759818pxj; Mon, 14 Jun 2021 06:37:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw989nNdqRpoIUkEBraoNcAB4Ox++m12vxr5e///bIigAXAo8/tQon+f/P2qA68cZHFQNI7 X-Received: by 2002:a17:907:628a:: with SMTP id nd10mr15502251ejc.326.1623677825753; Mon, 14 Jun 2021 06:37:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623677825; cv=none; d=google.com; s=arc-20160816; b=kJji63dgkWh1LZ0f5dC3OPPzLlD9bue60fASIRHZ6LEJhuwO9HaJR76ZyKV01vQamE GHyHQBSNFnZRtWKmfXAP37OTsOhcqRPu2sEh32yrEtLGE2tlZI4hUN+wzQlz9anSeF2h bWB2Jgly8sMnsR62BYdeaxi+tayzEXpGlPeNjhKcjLwpx9fnFF37NFiGrYuX9CfPyMNq bt15MxCxdebkTw5X9jbgcjPYPM0i2T5hc7uaGZmkDmcwCHYVU/mgzr5XOYt9nsUGGgNJ yLd5OnJeCdBQWWnsUJHNywaQ/WQ+KDZ23u2TqU2Vp9pCvFjS7mivFQtn/2JzDaDBq2l8 iGQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=xqPPaC0AVXMJ3H5esYJa9y/dYjMnHXQGcgEzhU5z3t8=; b=sX8MvYc7a9pcDjkSBBdQlv4Rg1xA8m5s3DesBq/SYRLV3onZmOBQHMVt45tguubbAy plJNt4YT2GWYy+s0qBgwisU24CtK8cIia+3/kXPZ2Zcd+oYtfF9dDAMLMZT6VlcBnTK0 WdUW+kNZ6rcHkjzvXBmNgGnztXbkLb4erHSnXEHBMNm2+3i4te0Yp6liyMA0AxUtYre8 F3Atyp5s8AgYl5om5OwsHPzWoKg55rwLnUYqVhYazZk/nY1l3Vhm46J3TAcicqPXUlFD 8dj8NqPLEA6EmwrRG9wjOlpr3GoZfMMSBdUy7w0zLVMXMXkyUbLHyrGy/cfjcluBgbCb Jfxg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="UG/HrtRL"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m5si11989041ejn.23.2021.06.14.06.36.42; Mon, 14 Jun 2021 06:37:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="UG/HrtRL"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234125AbhFNNgn (ORCPT + 99 others); Mon, 14 Jun 2021 09:36:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44152 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234115AbhFNNgn (ORCPT ); Mon, 14 Jun 2021 09:36:43 -0400 Received: from mail-yb1-xb33.google.com (mail-yb1-xb33.google.com [IPv6:2607:f8b0:4864:20::b33]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0F256C061574; Mon, 14 Jun 2021 06:34:25 -0700 (PDT) Received: by mail-yb1-xb33.google.com with SMTP id h15so15402521ybm.13; Mon, 14 Jun 2021 06:34:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=xqPPaC0AVXMJ3H5esYJa9y/dYjMnHXQGcgEzhU5z3t8=; b=UG/HrtRLM0fhcNimkNz1NG4ePk8jTvq2Wa4dDhbl5S9zOZVd45EM0N31w9tl+P63VU 7TxbCribIVyMwIYckPAkxbIHcakglCox3IJH7RP13oY1Mkz412y2JVkhnasuUJTONVZA ETRYL0DgsH15hn+4KAmPp3ryTBpf3JZWlU8A1ZdbEsaFrLzO0HIV9boKMXRaRgmYF8Gu boN6a7XM/sKK5KUFirR47JNC6WKMNFXGY6UK+HB3qnIJPW0x053jP+ut0q9CcKyI1BDz bXi3urkhimgV9TQij97TQuv3U04fnzrsXvVRltN2M6l3gw2H5NXepNdP7Yjxisa9zQUn kJVA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=xqPPaC0AVXMJ3H5esYJa9y/dYjMnHXQGcgEzhU5z3t8=; b=nDgNefGqv+mhMoNV0IDRPJnlGoY3KCIZ5oWCaLjahmgyxVCrPrWGLsqn7YG0v8MS+r Hgt5qAE6U3EUR4e16LQtGD4XcfRXhv+qmVPaip6Q1kRx5AK5lw4TWOM1jEh1vxwVkhxp P7KzzUT8HCXUT21bhb57LXJmiXnBDRFTuOMOjni7SidYGN6jtMDB7GQ1IFwGMFRfnojO jaedeAwmDeOCHmQO9w32e7BRIvr9u8Hj7ZCr2EQyy3NdnLC+WRf/K+hcZu8tKRnqPtJY yUXYni+DSg+D+dqMqRhZTiwrRy5rAUsYc7oMlINPHUKIA6hvNX/jsIdPGDEcaRrxzBSN K5mQ== X-Gm-Message-State: AOAM531b7L6IK97zSTaCU13bfFIn6ZV3Ug4cczvO3TLiTCjQxB99w66d xGDp3J4wH9A24ohObT2lO3TYaSnFB9ae/KJ2RMvP/CAC X-Received: by 2002:a25:2e43:: with SMTP id b3mr24811303ybn.152.1623677664281; Mon, 14 Jun 2021 06:34:24 -0700 (PDT) MIME-Version: 1.0 References: <20210612160422.330705-1-anup.patel@wdc.com> <20210612160422.330705-10-anup.patel@wdc.com> In-Reply-To: <20210612160422.330705-10-anup.patel@wdc.com> From: Bin Meng Date: Mon, 14 Jun 2021 21:34:12 +0800 Message-ID: Subject: Re: [RFC PATCH v1 09/10] dt-bindings: timer: Add ACLINT MSWI and SSWI bindings To: Anup Patel Cc: Palmer Dabbelt , Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Marc Zyngier , Daniel Lezcano , Rob Herring , Atish Patra , Alistair Francis , Anup Patel , linux-riscv , linux-kernel , devicetree Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sun, Jun 13, 2021 at 12:08 AM Anup Patel wrote: > The commit title should say "interrupt-controller" instead of "timer" > We add DT bindings documentation for the ACLINT MSWI and SSWI > devices found on RISC-V SOCs. > > Signed-off-by: Anup Patel > --- > .../riscv,aclint-swi.yaml | 82 +++++++++++++++++++ > 1 file changed, 82 insertions(+) > create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,aclint-swi.yaml > > diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,aclint-swi.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,aclint-swi.yaml > new file mode 100644 > index 000000000000..bed15411c18f > --- /dev/null > +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,aclint-swi.yaml > @@ -0,0 +1,82 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/interrupt-controller/riscv,aclint-swi.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: RISC-V ACLINT Software Interrupt Devices > + > +maintainers: > + - Anup Patel > + > +description: > + RISC-V SOCs include an implementation of the M-level software interrupt > + (MSWI) device and the S-level software interrupt (SSWI) device defined > + in the RISC-V Advanced Core Local Interruptor (ACLINT) specification. > + > + The ACLINT MSWI (and SSWI) devices are documented in the RISC-V ACLINT nits: please remove the ( ) > + specification located at > + https://github.com/riscv/riscv-aclint/blob/main/riscv-aclint.adoc. > + > + The ACLINT MSWI and SSWI devices directly connect to the M-level and > + S-level software interrupt lines of various HARTs (or CPUs) respectively > + so the RISC-V per-HART (or per-CPU) local interrupt controller is the > + parent interrupt controller for the ACLINT MSWI and SSWI devices. > + > +allOf: > + - $ref: /schemas/interrupt-controller.yaml# > + > +properties: > + compatible: > + items: > + - enum: > + - riscv,aclint-mswi > + - riscv,aclint-sswi > + > + description: > + Should be ",-aclint-mswi" and "riscv,aclint-mswi" OR > + ",-aclint-sswi" and "riscv,aclint-sswi". > + > + reg: > + maxItems: 1 > + > + "#interrupt-cells": > + const: 0 > + > + interrupts-extended: > + minItems: 1 > + > + interrupt-controller: true > + > +additionalProperties: false > + > +required: > + - compatible > + - reg > + - interrupts-extended > + - interrupt-controller > + - "#interrupt-cells" > + > +examples: > + - | > + // Example 1 (RISC-V MSWI device used by Linux RISC-V NoMMU kernel): > + > + interrupt-controller@2000000 { > + compatible = "riscv,aclint-mswi"; > + interrupts-extended = <&cpu1intc 3 &cpu2intc 3 &cpu3intc 3 &cpu4intc 3>; > + reg = <0x2000000 0x4000>; > + interrupt-controller; > + #interrupt-cells = <0>; > + }; > + > + - | > + // Example 2 (RISC-V SSWI device used by Linux RISC-V MMU kernel): > + > + interrupt-controller@2100000 { > + compatible = "riscv,aclint-sswi"; > + interrupts-extended = <&cpu1intc 1 &cpu2intc 1 &cpu3intc 1 &cpu4intc 1>; > + reg = <0x2100000 0x4000>; > + interrupt-controller; > + #interrupt-cells = <0>; > + }; > +... Otherwise, Reviewed-by: Bin Meng