Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4181017pxj; Tue, 15 Jun 2021 17:39:07 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyN1IdOM50+duTrwSXXWrtJtaiqZMzLgHwjaxaLvlmWG1dO9P8jKnGDnSt1aEOyWJo0IZGq X-Received: by 2002:a6b:e419:: with SMTP id u25mr1434524iog.0.1623803947203; Tue, 15 Jun 2021 17:39:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623803947; cv=none; d=google.com; s=arc-20160816; b=EuqbfhoRS34j4qrWuKeVoPAoLqlICHYzgYOYMXDZGyIkE5JUsXXweNSU+TVMiM4+xs 2b7ucrK5gz1hzcpH5/bfw7v4K+zeXHODOH56sAn9nmtbhdYrYaYJWifgIiswMyLP5stS TbqSpaydxYvB3iQdTDx+Qq5xG/9BK1MKAASf9x3hR7X19tXAxV8aj9dgqHXGxVjWhK2a xgPY7yjsCkTR2H/r1CmsyzEKyTGHNYNcx0DqSEv/fNigUC2OQWyFlGkPAzsV66e1cvFO 8PNKd7LWDf47A5UYINc4z9WattWsVvVlTpI1tBUYz/0Vh/t7AFmGHTp2jWnleAL6M6MN vaQw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=FOxS8gMtcvDiaH9UMrfAKutjnUsrYOGmfeOQ5DCquOQ=; b=VzqSVZ1cTkvvroFbPqjh0f3y+Wulqq022E4akqEIUDPIa0ohWk9WTBZO5GZFvI+iKt EUtxzmbdLCI/Egy7M0kmR6v5o83+vXa788mLoj5BPBYJ+PGWU5T5LA+JkOlLKbbocJkk tms/A108TE8IlARxXOisLOjknmTBzNOljVeirWVmc8m9VwlZC9AZ5G8JNtpO/SRinlCB 7o8I1ALX5q26ib+WvWcVqiB4eGNoaD8ChPWvxGwjUgGT13noblhYdji8V1VJwO7MrmsV aid7nGZx+SDhgzVyci18HjMd2qOJBnphkbwY66TwFG4x89YrbGF9x/TdmvsaQgbrakap gpQg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g1si602383ild.63.2021.06.15.17.38.55; Tue, 15 Jun 2021 17:39:07 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231774AbhFPAkS (ORCPT + 99 others); Tue, 15 Jun 2021 20:40:18 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:54313 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231730AbhFPAkR (ORCPT ); Tue, 15 Jun 2021 20:40:17 -0400 X-UUID: 37c165f73589449ea17db4ca21471a1c-20210616 X-UUID: 37c165f73589449ea17db4ca21471a1c-20210616 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1657152418; Wed, 16 Jun 2021 08:38:07 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs06n1.mediatek.inc (172.21.101.129) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 16 Jun 2021 08:38:06 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 16 Jun 2021 08:38:06 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [PATCH v10 04/19] clk: mediatek: Fix asymmetrical PLL enable and disable control Date: Wed, 16 Jun 2021 08:36:28 +0800 Message-ID: <20210616003643.28648-5-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210616003643.28648-1-chun-jie.chen@mediatek.com> References: <20210616003643.28648-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In fact, the en_mask is a combination of divider enable mask and pll enable bit(bit0). Before this patch, we enabled both divider mask and bit0 in prepare(), but only cleared the bit0 in unprepare(). In the future, we hope en_mask will only be used as divider enable mask. The enable register(CON0) will be set in 2 steps: first is divider mask, and then bit0 during prepare(), and vice versa. But considering backward compatibility, at this stage we allow en_mask to be a combination or a pure divider enable mask. And then we will make en_mask a pure divider enable mask in another following patch series. Reviewed-by: Ikjoon Jang Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/clk-pll.c | 20 ++++++++++++++++---- 1 file changed, 16 insertions(+), 4 deletions(-) diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c index f440f2cd0b69..11ed5d1d1c36 100644 --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -238,6 +238,7 @@ static int mtk_pll_prepare(struct clk_hw *hw) { struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); u32 r; + u32 div_en_mask; r = readl(pll->pwr_addr) | CON0_PWR_ON; writel(r, pll->pwr_addr); @@ -247,10 +248,15 @@ static int mtk_pll_prepare(struct clk_hw *hw) writel(r, pll->pwr_addr); udelay(1); - r = readl(pll->base_addr + REG_CON0); - r |= pll->data->en_mask; + r = readl(pll->base_addr + REG_CON0) | CON0_BASE_EN; writel(r, pll->base_addr + REG_CON0); + div_en_mask = pll->data->en_mask & ~CON0_BASE_EN; + if (div_en_mask) { + r = readl(pll->base_addr + REG_CON0) | div_en_mask; + writel(r, pll->base_addr + REG_CON0); + } + __mtk_pll_tuner_enable(pll); udelay(20); @@ -268,6 +274,7 @@ static void mtk_pll_unprepare(struct clk_hw *hw) { struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); u32 r; + u32 div_en_mask; if (pll->data->flags & HAVE_RST_BAR) { r = readl(pll->base_addr + REG_CON0); @@ -277,8 +284,13 @@ static void mtk_pll_unprepare(struct clk_hw *hw) __mtk_pll_tuner_disable(pll); - r = readl(pll->base_addr + REG_CON0); - r &= ~CON0_BASE_EN; + div_en_mask = pll->data->en_mask & ~CON0_BASE_EN; + if (div_en_mask) { + r = readl(pll->base_addr + REG_CON0) & ~div_en_mask; + writel(r, pll->base_addr + REG_CON0); + } + + r = readl(pll->base_addr + REG_CON0) & ~CON0_BASE_EN; writel(r, pll->base_addr + REG_CON0); r = readl(pll->pwr_addr) | CON0_ISO_EN; -- 2.18.0