Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp6233pxj; Tue, 15 Jun 2021 18:20:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyrn67nGZRgidjNHhvUuoi99kOIlZus92SMN109H3JLsbGhLvvVJmgII4odHsxeHXQvnkQh X-Received: by 2002:a17:907:7201:: with SMTP id dr1mr2441031ejc.19.1623806447579; Tue, 15 Jun 2021 18:20:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623806447; cv=none; d=google.com; s=arc-20160816; b=mZVDh1Eo5a3fbAqXNo28mAL1UYU8WHdCTN9rbj137B0h3LGVg77CBQILQvA8HUef9f /l4Y8GpWcZ/TdJA1l/zBdn/w9Ken76rTUJc5qBZhTi4Jiqdee2Vbu8h2PSGIJAFPQQK1 MHHwI0ervzIjZh6PVGQMGU0SXjTkG4KbgmUj/dNtYL2xpJixYyhN7t3hY8qmYLDqFE8Y W2hN/OAMOm7sbRBcmdQ74kLGgf8h6vTLQWETuhgZR3GFG2zW1t5G5d5MnSp1CTiuX46+ ZDaI6FTyuj5yeuWVyhBCLdubL+768Yu1SHlcBdsuPCaA7TARhlzbiQJL47PKyXOu4LXI xQpw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=m7jZAIgAlvolKPZQzDM+b2whmfM9pu9SLblk6DHikCY=; b=0SlquKzYMZ3oPTVrug0jSLZXUhcMSqmn3yjaXn2n1Yp/reS3nCwCiB0HRzoUhx8KPL g0/0Z6XoVTni80Fvh6E8I5kvweLh2rHV9YM1EE95oaG098AZZRjn9J78azxHTlipV4/4 xUxnwfMtXR6zkbIbnZ9nt+XeMe9gYZ59SKLJmneB+fFlS3ywe3GRImHOrybJUbUmSf9O e84xQV/8KsofqcK39biAicTOl4GyEcWbiDWWLmlKQYCoASGCiO0JPa3BAkegat5Dw12p p4D9YWRkCQTaTmPapH+ZWioX1g32f8ItX+dSYAJKKuFncfUVIyf1mUcp1wO01tX5iFSA PqEw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x59si608169ede.525.2021.06.15.18.20.24; Tue, 15 Jun 2021 18:20:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231270AbhFPBUF (ORCPT + 99 others); Tue, 15 Jun 2021 21:20:05 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:50771 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231793AbhFPBUE (ORCPT ); Tue, 15 Jun 2021 21:20:04 -0400 X-UUID: 12f653dfb3864147a1217c174b3b9815-20210616 X-UUID: 12f653dfb3864147a1217c174b3b9815-20210616 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1438430489; Wed, 16 Jun 2021 09:17:55 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 16 Jun 2021 09:17:54 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 16 Jun 2021 09:17:54 +0800 From: Chun-Jie Chen To: Matthias Brugger , Rob Herring , Nicolas Boichat CC: , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [PATCH v4 2/2] arm64: dts: mediatek: Correct UART0 bus clock of MT8192 Date: Wed, 16 Jun 2021 09:15:51 +0800 Message-ID: <20210616011551.29654-3-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210616011551.29654-1-chun-jie.chen@mediatek.com> References: <20210616011551.29654-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org infra_uart0 clock is the real one what uart0 uses as bus clock. Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index 83f71d13ef9d..b51409f516b1 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -327,7 +327,7 @@ "mediatek,mt6577-uart"; reg = <0 0x11002000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, <&clk26m>; + clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>; clock-names = "baud", "bus"; status = "disabled"; }; -- 2.18.0