Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp334625pxj; Wed, 16 Jun 2021 03:36:27 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwaP2bZSMWRpobTttZ91d1LSUhtebwoMFgkjCWcvDULlN+xgvvdHf9SVUP3qzYpo8ug0iLm X-Received: by 2002:a17:906:546:: with SMTP id k6mr4521200eja.53.1623839787158; Wed, 16 Jun 2021 03:36:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623839787; cv=none; d=google.com; s=arc-20160816; b=Wjmh+/OomkZodvWixqRjspLYLvAjzBqBeBV6Ryn47YpCwtoOiwXypWZjVKEgm5Yl6t C2T9ZRcI8yIjq/MsKM6SpP517Uu95q7farbuPJVIRDeV0/GwljHTjSqKS47RThoA8uLe bjcfzHjENJ9fkq3nliAgBS+2Fs4bjT56PH6mxdkiRVp4JGnbH5GL0BZZo2O3RgNzk0jR r49XTF3nTLuiE4Qt67dpNa10KSOEiSLiwPKr6VhWnxVOyvqrnUvZZaWkTUIsLkZhxiUM eq5LGScht7xJCmOefTiwZa75lYtBy2qOwwn94+ytCIAjSv++LUg7mDMRD7G7sbO3nSAz F1cw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=+2HJk4kTzVHkXP2esylna64+XFXv8CXef/+Y7PLydCw=; b=LbK91pdY4FRWlPV3wumeMrM0iEvSJAgoVDuAs//4EgO/9YhES1xTt2dWUy+m4C0iMI bxuYqre2RwtHd6vpCIE2rnrS1WKNZevWvCdf5uwAuvaUkYS6Hax9JsGFfXs5k6Ije4Gi p4iLfT1UOOp4Ch7bVhRx6hGtCiItfHfByN3xRPZZ6msXIQPZORMAzE5yjlj0ZnyGW847 zrjzAQlK0Oyq8PVeEKwMfCFiZZ/vP2LjFZxaobpodFAlxtlesaMp4Bm19Ti8QxcPhGT8 MIC+MviFMT8I8k/X3cJzKiWV3KS/Q+1uEZLbpKxoIthJkTvwEFCn/UJMHqlMLhA1cABD 7khA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="TaR/v/nW"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s13si1870444edr.342.2021.06.16.03.36.02; Wed, 16 Jun 2021 03:36:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="TaR/v/nW"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232434AbhFPKhK (ORCPT + 99 others); Wed, 16 Jun 2021 06:37:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56306 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232473AbhFPKgd (ORCPT ); Wed, 16 Jun 2021 06:36:33 -0400 Received: from mail-ed1-x52b.google.com (mail-ed1-x52b.google.com [IPv6:2a00:1450:4864:20::52b]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 66E6FC061768; Wed, 16 Jun 2021 03:34:27 -0700 (PDT) Received: by mail-ed1-x52b.google.com with SMTP id ba2so2024215edb.2; Wed, 16 Jun 2021 03:34:27 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=+2HJk4kTzVHkXP2esylna64+XFXv8CXef/+Y7PLydCw=; b=TaR/v/nWsIQhsVd4G1zOTGmF/P5OgBAoss/gE7HcOBt1SSWWbbhyM2ZFFrdzgmSVkH P1qQzGczwj88GI+MOyXmkdZLaJJQcOUOrCiSlYpnwFj3FvobTDNYsGVpHX49ooO1lxAn bWy7iNb+JPMC+TGBtCdb61Dz97F4q4gBl81SV8mJ8lEbyJxJqjubwmHV3Zsso3JMmc9p 9Vv0L3OcUGi2cHXH2g04+6ZBj6qvjvXBKYx95RLhDWxEgoZfuSXNKEUu83jLeH0rYp62 0Awy0UCPkADjLFA9mYZoeUnNWxyYGoPoBkbscSj37ksJoWc2jZOgy7eBuMXs9aGuM8Ft gnWA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=+2HJk4kTzVHkXP2esylna64+XFXv8CXef/+Y7PLydCw=; b=XaBbtBI24hA83p1E6SDkFmUpfEyl83f1paRTdch1KD3nSplK15UU2LEmy+uDKArITy +1oowKNplDpW1mJD+BXFpCEORfEIqTK80WC8fFf5L+wHoZ0NVkPp4mgSo3ruq+QZUpYi uNZGYGUOmExyJHWgafNQWMLdCF0zHxzbmIW7fAxA2SS+lH72Jz+RtRN1RZXRmYQ0jXC4 97DjW8+70GgA8uiWoc6DwKuCDuWeInjr7L4ZOSXIJJI7mHKUyrGaM16V7nPJFaiTBDvq OYrR5T4kjo4efwSzmfihKkEzWSgamP8W6SPQswyYTQ5kE4Vwiled/Y1YsVp1jPaZyjB8 8A+g== X-Gm-Message-State: AOAM531KU2FRNDc8IOEk0JFms9sjSTNvPLMUEfD1AamVQALjS6morHaJ j5ygx8LiePYljhJC4saVskpLFn2V+fmL5eF6L3Q= X-Received: by 2002:a05:6402:26d3:: with SMTP id x19mr3412774edd.234.1623839665710; Wed, 16 Jun 2021 03:34:25 -0700 (PDT) MIME-Version: 1.0 References: <20210612133134.2738-1-peng.fan@oss.nxp.com> <20210612133134.2738-5-peng.fan@oss.nxp.com> <7683ab0b-f905-dff1-aa4f-76ad638da568@oss.nxp.com> In-Reply-To: <7683ab0b-f905-dff1-aa4f-76ad638da568@oss.nxp.com> From: Adam Ford Date: Wed, 16 Jun 2021 05:34:14 -0500 Message-ID: Subject: Re: [PATCH V7 4/4] soc: imx: Add blk-ctl driver for i.MX8MM To: "Peng Fan (OSS)" Cc: Rob Herring , Shawn Guo , Sascha Hauer , Sascha Hauer , Fabio Estevam , NXP Linux Team , Philipp Zabel , Lucas Stach , Krzysztof Kozlowski , =?UTF-8?Q?Guido_G=C3=BCnther?= , Marek Vasut , Andrey Smirnov , devicetree , arm-soc , Linux Kernel Mailing List , Jacky Bai , Schrempf Frieder , Abel Vesa , Peng Fan Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Jun 15, 2021 at 6:05 AM Peng Fan (OSS) wrote: > > > On 2021/6/15 3:29, Adam Ford wrote: > > On Mon, Jun 14, 2021 at 1:07 PM Adam Ford wrote: > >> > >> On Sat, Jun 12, 2021 at 7:58 AM Peng Fan (OSS) wrote: > >>> > >>> From: Peng Fan > >>> > >>> The i.MX8MM SoC has dispmix BLK-CTL and vpumix BLK-CTL, so we add > >>> that support in this driver. > >>> > >>> Reviewed-by: Abel Vesa > >>> Signed-off-by: Peng Fan > >> > >> Maybe my TF-A is too old, but I am not able to wake the device from > >> suspend-to-ram with this series. I used the device tree from [1] to > >> enable both the GPCv2 and the blk-ctl stuff. > >> > >> [1] - https://patchwork.kernel.org/project/linux-arm-kernel/patch/20210604111005.6804-1-peng.fan@oss.nxp.com/ > >> > >> I based both off Shawn's for-next branch. > > > > I tried to enable USB with the GPCv2 stuff pulled into Shawn's > > for-next branch, and my board hangs when USB is loaded, but USB > > doesn't use blk-ctl, it just uses GPCv2. > > > > I looked at some of the changes with GPCv2, and I noticed a comment in > > the GPCv2 function called imx_pgc_power_up. The comment reads: > > > > /* > > * ret = regmap_read_poll_timeout(domain->regmap, GPC_PU_PWRHSK, reg_val, > > * (reg_val & domain->bits.hskack), 0, > > * USEC_PER_MSEC); > > * Technically we need the commented code to wait handshake. But that needs > > * the BLK-CTL module BUS clk-en bit being set. > > * > > * There is a separate BLK-CTL module and we will have such a driver for it, > > * that driver will set the BUS clk-en bit and handshake will be triggered > > * automatically there. Just add a delay and suppose the handshake finish > > * after that. > > */ > > > > I didn't see a delay here despite the comment saying we should add one. > > > > With the blk-ctl enabled, I attempted to uncomment the above line of > > code without much success in preventing the board from hanging. > > > > If BUS clk-en bit needs to be set in order for the handshake to work, > > should all these power domains reference it to bring it up? If we > > decide against using the BUS clk-en bit, what should this delay be? > > It is only for power domain has mix and need delay for the handshake. > USB no need that handshake. Don't the OTG domains depend on hsiomix? > > Could you post a github branch, then I could give a look? No problem. https://github.com/aford173/linux/tree/for-next thanks adam > > Thanks, > Peng. > > > > > adam > >> > >> adam > >> > >>> --- > >>> drivers/soc/imx/Makefile | 2 +- > >>> drivers/soc/imx/blk-ctl-imx8mm.c | 139 +++++++++++++++++++++++++++++++ > >>> 2 files changed, 140 insertions(+), 1 deletion(-) > >>> create mode 100644 drivers/soc/imx/blk-ctl-imx8mm.c > >>> > >>> diff --git a/drivers/soc/imx/Makefile b/drivers/soc/imx/Makefile > >>> index d3d2b49a386c..c260b962f495 100644 > >>> --- a/drivers/soc/imx/Makefile > >>> +++ b/drivers/soc/imx/Makefile > >>> @@ -4,4 +4,4 @@ obj-$(CONFIG_ARCH_MXC) += soc-imx.o > >>> endif > >>> obj-$(CONFIG_HAVE_IMX_GPC) += gpc.o > >>> obj-$(CONFIG_IMX_GPCV2_PM_DOMAINS) += gpcv2.o > >>> -obj-$(CONFIG_SOC_IMX8M) += soc-imx8m.o blk-ctl.o > >>> +obj-$(CONFIG_SOC_IMX8M) += soc-imx8m.o blk-ctl.o blk-ctl-imx8mm.o > >>> diff --git a/drivers/soc/imx/blk-ctl-imx8mm.c b/drivers/soc/imx/blk-ctl-imx8mm.c > >>> new file mode 100644 > >>> index 000000000000..59443588f892 > >>> --- /dev/null > >>> +++ b/drivers/soc/imx/blk-ctl-imx8mm.c > >>> @@ -0,0 +1,139 @@ > >>> +// SPDX-License-Identifier: GPL-2.0 > >>> +/* > >>> + * Copyright 2021 NXP > >>> + */ > >>> + > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> +#include > >>> + > >>> +#include "blk-ctl.h" > >>> + > >>> +#define MEDIA_BLK_BUS_RSTN_BLK_SYNC_SFT_EN BIT(6) > >>> +#define MEDIA_BLK_MIPI_DSI_I_PRESETN_SFT_EN BIT(5) > >>> +#define MEDIA_BLK_MIPI_CSI_I_PRESETN_SFT_EN BIT(4) > >>> +#define MEDIA_BLK_CAMERA_PIXEL_RESET_N_SFT_EN BIT(3) > >>> +#define MEDIA_BLK_CSI_BRIDGE_SFT_EN GENMASK(2, 0) > >>> + > >>> +#define MEDIA_BLK_BUS_PD_MASK BIT(12) > >>> +#define MEDIA_BLK_MIPI_CSI_PD_MASK GENMASK(11, 10) > >>> +#define MEDIA_BLK_MIPI_DSI_PD_MASK GENMASK(9, 8) > >>> +#define MEDIA_BLK_LCDIF_PD_MASK GENMASK(7, 6) > >>> +#define MEDIA_BLK_CSI_BRIDGE_PD_MASK GENMASK(5, 0) > >>> + > >>> +static struct imx_blk_ctl_hw imx8mm_dispmix_blk_ctl_pds[] = { > >>> + IMX_BLK_CTL_PD("CSI_BRIDGE", NULL, IMX8MM_BLK_CTL_PD_DISPMIX_CSI_BRIDGE, 0x4, > >>> + MEDIA_BLK_CSI_BRIDGE_PD_MASK, 0, MEDIA_BLK_CSI_BRIDGE_SFT_EN, > >>> + IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("LCDIF", NULL, IMX8MM_BLK_CTL_PD_DISPMIX_LCDIF, 0x4, > >>> + MEDIA_BLK_LCDIF_PD_MASK, -1, -1, 0), > >>> + IMX_BLK_CTL_PD("MIPI_DSI", "mipi", IMX8MM_BLK_CTL_PD_DISPMIX_MIPI_DSI, 0x4, > >>> + MEDIA_BLK_MIPI_DSI_PD_MASK, 0, MEDIA_BLK_MIPI_DSI_I_PRESETN_SFT_EN, > >>> + IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("MIPI_CSI", "mipi", IMX8MM_BLK_CTL_PD_DISPMIX_MIPI_CSI, 0x4, > >>> + MEDIA_BLK_MIPI_CSI_PD_MASK, 0, > >>> + MEDIA_BLK_MIPI_CSI_I_PRESETN_SFT_EN | MEDIA_BLK_CAMERA_PIXEL_RESET_N_SFT_EN, > >>> + IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("DISPMIX_BUS", "dispmix", IMX8MM_BLK_CTL_PD_DISPMIX_BUS, 0x4, > >>> + MEDIA_BLK_BUS_PD_MASK, 0, MEDIA_BLK_BUS_RSTN_BLK_SYNC_SFT_EN, > >>> + IMX_BLK_CTL_PD_HANDSHAKE | IMX_BLK_CTL_PD_RESET) > >>> +}; > >>> + > >>> +static struct imx_blk_ctl_hw imx8mm_vpumix_blk_ctl_pds[] = { > >>> + IMX_BLK_CTL_PD("VPU_BLK_CTL_G2", "vpu-g2", IMX8MM_BLK_CTL_PD_VPU_G2, 0x4, > >>> + BIT(0), 0, BIT(0), IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("VPU_BLK_CTL_G1", "vpu-g1", IMX8MM_BLK_CTL_PD_VPU_G1, 0x4, > >>> + BIT(1), 0, BIT(1), IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("VPU_BLK_CTL_H1", "vpu-h1", IMX8MM_BLK_CTL_PD_VPU_H1, 0x4, > >>> + BIT(2), 0, BIT(2), IMX_BLK_CTL_PD_RESET), > >>> + IMX_BLK_CTL_PD("VPU_BLK_CTL_BUS", "vpumix", IMX8MM_BLK_CTL_PD_VPU_BUS, 0x4, > >>> + BIT(2), 0, BIT(2), IMX_BLK_CTL_PD_HANDSHAKE | IMX_BLK_CTL_PD_RESET) > >>> +}; > >>> + > >>> +static const struct regmap_config imx8mm_blk_ctl_regmap_config = { > >>> + .reg_bits = 32, > >>> + .reg_stride = 4, > >>> + .val_bits = 32, > >>> + .max_register = 0x30, > >>> + .fast_io = true, > >>> +}; > >>> + > >>> +static const struct imx_blk_ctl_dev_data imx8mm_vpumix_blk_ctl_dev_data = { > >>> + .pds = imx8mm_vpumix_blk_ctl_pds, > >>> + .pds_num = ARRAY_SIZE(imx8mm_vpumix_blk_ctl_pds), > >>> + .max_num = IMX8MM_BLK_CTL_PD_VPU_MAX, > >>> + .hw_hsk = &imx8mm_vpumix_blk_ctl_pds[3], > >>> + .config = imx8mm_blk_ctl_regmap_config, > >>> + .name = "imx-vpumix-blk-ctl", > >>> +}; > >>> + > >>> +static const struct imx_blk_ctl_dev_data imx8mm_dispmix_blk_ctl_dev_data = { > >>> + .pds = imx8mm_dispmix_blk_ctl_pds, > >>> + .pds_num = ARRAY_SIZE(imx8mm_dispmix_blk_ctl_pds), > >>> + .max_num = IMX8MM_BLK_CTL_PD_DISPMIX_MAX, > >>> + .hw_hsk = &imx8mm_dispmix_blk_ctl_pds[4], > >>> + .config = imx8mm_blk_ctl_regmap_config, > >>> + .name = "imx-dispmix-blk-ctl", > >>> +}; > >>> + > >>> +static int imx8mm_blk_ctl_probe(struct platform_device *pdev) > >>> +{ > >>> + struct device *dev = &pdev->dev; > >>> + const struct imx_blk_ctl_dev_data *dev_data = of_device_get_match_data(dev); > >>> + struct regmap *regmap; > >>> + struct imx_blk_ctl *ctl; > >>> + void __iomem *base; > >>> + > >>> + ctl = devm_kzalloc(dev, sizeof(*ctl), GFP_KERNEL); > >>> + if (!ctl) > >>> + return -ENOMEM; > >>> + > >>> + base = devm_platform_ioremap_resource(pdev, 0); > >>> + if (IS_ERR(base)) > >>> + return PTR_ERR(base); > >>> + > >>> + regmap = devm_regmap_init_mmio(dev, base, &dev_data->config); > >>> + if (IS_ERR(regmap)) > >>> + return PTR_ERR(regmap); > >>> + > >>> + ctl->regmap = regmap; > >>> + ctl->dev = dev; > >>> + mutex_init(&ctl->lock); > >>> + > >>> + ctl->num_clks = devm_clk_bulk_get_all(dev, &ctl->clks); > >>> + if (ctl->num_clks < 0) > >>> + return ctl->num_clks; > >>> + > >>> + dev_set_drvdata(dev, ctl); > >>> + ctl->dev_data = dev_data; > >>> + > >>> + return imx_blk_ctl_register(dev); > >>> +} > >>> + > >>> +static const struct of_device_id imx_blk_ctl_of_match[] = { > >>> + { .compatible = "fsl,imx8mm-vpumix-blk-ctl", .data = &imx8mm_vpumix_blk_ctl_dev_data }, > >>> + { .compatible = "fsl,imx8mm-dispmix-blk-ctl", .data = &imx8mm_dispmix_blk_ctl_dev_data }, > >>> + { /* Sentinel */ } > >>> +}; > >>> +MODULE_DEVICE_TABLE(of, imx_blk_ctl_of_match); > >>> + > >>> +static struct platform_driver imx_blk_ctl_driver = { > >>> + .probe = imx8mm_blk_ctl_probe, > >>> + .driver = { > >>> + .name = "imx8mm-blk-ctl", > >>> + .of_match_table = of_match_ptr(imx_blk_ctl_of_match), > >>> + .pm = &imx_blk_ctl_pm_ops, > >>> + }, > >>> +}; > >>> +module_platform_driver(imx_blk_ctl_driver); > >>> -- > >>> 2.30.0 > >>>