Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp874291pxj; Wed, 16 Jun 2021 16:01:37 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzm3eRJBnyuGC3cbqWLbtS08nNXa4TXj9uqIyR/zIEdbckvXaYjJPLBiKU0T/xV8EL65N6D X-Received: by 2002:a02:c76d:: with SMTP id k13mr1514352jao.82.1623884497064; Wed, 16 Jun 2021 16:01:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623884497; cv=none; d=google.com; s=arc-20160816; b=lvNM1z3NinOjAGN33LjMCe2qloCsStY69rMw2MU29Fgi+8yrfUpWZsyGxXazXPVxpr ccLmiw1NSnzwUDrh530x/tOzlK9xNZEduZi3WoyDaovkSXNUW1FXMAgCYpvmAX6beNgb K4ocGZgAxWu08yrBONiJaW8adZbPEFSDbG80ZwqD06PkwiFqLvVyt31VtgIAl/EsH1EE SzoyYBm7HgEP3/n0LaoZNNp3qGyiFykdQJIRRDVWAHYXzWKTzfzMkdhxVkrsoipwPcd7 DWCKgnHSPRsA0yf7GlUxFJnkPgLcU9cCupiuqCOf+nj1shIkkCcq9yyu/clXaAPawiIS LdZg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=ahf6cZRh87lc5SCws6p+CeOupq0s8go/D22xt218HwA=; b=vxcXryoI+H7Ow4DWNzA5bpP2bqozZNnM2lGi0BmRApKWVFtvuQA+8kA7VexwPatjkh +Z3ugt+tVEtcW6Aq7bzcF7cdbujO8HNmav8j2nyH38nT77kKot5bv48JgwOH4HeWPirg OpMGJv3J67+5d0qSH/AQci3NE0c1ZFFAmdAWBmpOE/n8qPCphGu2ICSEJhE6WT6CT8Na 7fha22tFrhMpgIwOYddL8O3NyTV5ymFQrpb+P/mhrdyApXXzf2lfdIWOcASE0ATrkBBL +wb7lgBA5i4M8qgKZdqkpdEuud9H3QkUgXSG4nHXsaJ3bkWlP1AnHvHn7Ht/GqNIhH+e V6qA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=zpIbivcR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 3si3820856ilg.37.2021.06.16.16.01.01; Wed, 16 Jun 2021 16:01:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=zpIbivcR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235014AbhFPPkj (ORCPT + 99 others); Wed, 16 Jun 2021 11:40:39 -0400 Received: from mail.kernel.org ([198.145.29.99]:51066 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234945AbhFPPi1 (ORCPT ); Wed, 16 Jun 2021 11:38:27 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id AC2176128B; Wed, 16 Jun 2021 15:36:11 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1623857772; bh=mL38B8L7m3iyZWRiJ81ZaCsFglFCjp7zhCV2YQ7Q84w=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=zpIbivcRu3QTO62AylkzFgZjj4guJAi4VM2Bn4xb8no3n2LJptH+kIwN7v4uzI+Ap L4HlgRasgdPLElHKG2CsgDUaDkwKMpaHeYdhh6ONo4MRrU1vGiPZ1dGFi+NI75USqK XO0K2oiEt/lY52LvfKD6wzovOzQhN/sFpKlRJst8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Victor Zhao , Jingwen Chen , Monk Liu , Alex Deucher , Sasha Levin Subject: [PATCH 5.10 34/38] drm/amd/amdgpu:save psp ring wptr to avoid attack Date: Wed, 16 Jun 2021 17:33:43 +0200 Message-Id: <20210616152836.469375685@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210616152835.407925718@linuxfoundation.org> References: <20210616152835.407925718@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Victor Zhao [ Upstream commit 2370eba9f552eaae3d8aa1f70b8e9eec5c560f9e ] [Why] When some tools performing psp mailbox attack, the readback value of register can be a random value which may break psp. [How] Use a psp wptr cache machanism to aovid the change made by attack. v2: unify change and add detailed reason Signed-off-by: Victor Zhao Signed-off-by: Jingwen Chen Reviewed-by: Monk Liu Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin --- drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h | 1 + drivers/gpu/drm/amd/amdgpu/psp_v11_0.c | 3 ++- drivers/gpu/drm/amd/amdgpu/psp_v3_1.c | 3 ++- 3 files changed, 5 insertions(+), 2 deletions(-) diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h index 919d2fb7427b..60b7563f4c05 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h @@ -73,6 +73,7 @@ struct psp_ring uint64_t ring_mem_mc_addr; void *ring_mem_handle; uint32_t ring_size; + uint32_t ring_wptr; }; /* More registers may will be supported */ diff --git a/drivers/gpu/drm/amd/amdgpu/psp_v11_0.c b/drivers/gpu/drm/amd/amdgpu/psp_v11_0.c index 6c5d9612abcb..cb764b554552 100644 --- a/drivers/gpu/drm/amd/amdgpu/psp_v11_0.c +++ b/drivers/gpu/drm/amd/amdgpu/psp_v11_0.c @@ -732,7 +732,7 @@ static uint32_t psp_v11_0_ring_get_wptr(struct psp_context *psp) struct amdgpu_device *adev = psp->adev; if (amdgpu_sriov_vf(adev)) - data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102); + data = psp->km_ring.ring_wptr; else data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67); @@ -746,6 +746,7 @@ static void psp_v11_0_ring_set_wptr(struct psp_context *psp, uint32_t value) if (amdgpu_sriov_vf(adev)) { WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102, value); WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_101, GFX_CTRL_CMD_ID_CONSUME_CMD); + psp->km_ring.ring_wptr = value; } else WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, value); } diff --git a/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c b/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c index f2e725f72d2f..908664a5774b 100644 --- a/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c +++ b/drivers/gpu/drm/amd/amdgpu/psp_v3_1.c @@ -379,7 +379,7 @@ static uint32_t psp_v3_1_ring_get_wptr(struct psp_context *psp) struct amdgpu_device *adev = psp->adev; if (amdgpu_sriov_vf(adev)) - data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_102); + data = psp->km_ring.ring_wptr; else data = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67); return data; @@ -394,6 +394,7 @@ static void psp_v3_1_ring_set_wptr(struct psp_context *psp, uint32_t value) /* send interrupt to PSP for SRIOV ring write pointer update */ WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_101, GFX_CTRL_CMD_ID_CONSUME_CMD); + psp->km_ring.ring_wptr = value; } else WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, value); } -- 2.30.2