Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp34495pxj; Wed, 16 Jun 2021 19:31:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzSCwXETy4PZHVLTZHnlbMpVugsDWt5DjtauHg2RjCDP0ONMQEqeBQKEBQ/i8O8/XbGabxa X-Received: by 2002:a02:8816:: with SMTP id r22mr2201928jai.135.1623897108586; Wed, 16 Jun 2021 19:31:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623897108; cv=none; d=google.com; s=arc-20160816; b=MG8qceuGuuMQgSsXTVYZqsLceM948/pYFiUeEMIoC+uBMSRTSX2GMyNyRNE+uaKxyY atiWlr/qvLTYOfH30r7UxMrjZf3hUEXsQPh1CW+eDo0stil4FjjFlUrDnhAwSPW4RSD6 jIIlSHVG7HiLzMJLLmWdHEVL+7iCCY+dKoWa3KKjGUcsT04zS5dcHWnYS3N4ymRm5o4o BDR9zOh5o+bQEZhy71cz5R+/4AAuzyAiXxpdwkxPv0QMSbVZk2DQgy4SlJj56mn33hTA TQcPCbHyXUnCjRaDwug5jangA+DFUK6adGR7VyEdEvMSye10YKHKAkqaSwLA58Xnscdv ZKTA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=qe7Eye6x+OKzPt7+zTMHMDynEjnUAZHZQGT40RAxYew=; b=RTa9oYb5gUDh9gWUN5/P3Z8PV3bKS/U0A/9SzTB5ldajIfoRxPC/iGrjVAWwjd+v/W tGfMJJjRkTxIqHO2bMWhvQOIBA9EXz84ZJcErnyn6R9Uh1jOFcVW2alFElljLH2DxiCj 9yA3bbflVh48tasJjo0yMCyKvHg8LTYcLzJZ6w8guY+wVbZyL3Ud1zP0dfo5Nd4Sb+fV YEexG6zNmB9u4U9FICXa3NCMk2lK4KsGyZIVhymuG8HC5u26M2BbYKjM2ogCjLDNGcJq 8AgQ9xUzzXTpd8WRVOloHVBAbB+u0obeV0QIxEedINf2W7/rNzwn9E8fcg+DmNFLqldD yvVA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q4si4034703ilm.12.2021.06.16.19.31.37; Wed, 16 Jun 2021 19:31:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234393AbhFPWwp (ORCPT + 99 others); Wed, 16 Jun 2021 18:52:45 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:33805 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S234373AbhFPWwm (ORCPT ); Wed, 16 Jun 2021 18:52:42 -0400 X-UUID: 5ac0a38fac5f4759a8f23518c37e4bfb-20210617 X-UUID: 5ac0a38fac5f4759a8f23518c37e4bfb-20210617 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1352651459; Thu, 17 Jun 2021 06:50:30 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 17 Jun 2021 06:50:29 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Thu, 17 Jun 2021 06:50:29 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Chun-Jie Chen Subject: [PATCH 17/22] clk: mediatek: Add MT8195 vencsys clock support Date: Thu, 17 Jun 2021 06:47:38 +0800 Message-ID: <20210616224743.5109-18-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210616224743.5109-1-chun-jie.chen@mediatek.com> References: <20210616224743.5109-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8195 vencsys clock providers Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/Kconfig | 6 +++ drivers/clk/mediatek/Makefile | 1 + drivers/clk/mediatek/clk-mt8195-venc.c | 71 ++++++++++++++++++++++++++ 3 files changed, 78 insertions(+) create mode 100644 drivers/clk/mediatek/clk-mt8195-venc.c diff --git a/drivers/clk/mediatek/Kconfig b/drivers/clk/mediatek/Kconfig index 1e89c68f6c6c..3352686d98cf 100644 --- a/drivers/clk/mediatek/Kconfig +++ b/drivers/clk/mediatek/Kconfig @@ -660,6 +660,12 @@ config COMMON_CLK_MT8195_VDOSYS1 help This driver supports MediaTek MT8195 vdosys1 clocks. +config COMMON_CLK_MT8195_VENCSYS + bool "Clock driver for MediaTek MT8195 vencsys" + depends on COMMON_CLK_MT8195 + help + This driver supports MediaTek MT8195 vencsys clocks. + config COMMON_CLK_MT8516 bool "Clock driver for MediaTek MT8516" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 76c0fa837cb0..76a6b404e34b 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -93,5 +93,6 @@ obj-$(CONFIG_COMMON_CLK_MT8195_NNASYS) += clk-mt8195-nna.o obj-$(CONFIG_COMMON_CLK_MT8195_VDECSYS) += clk-mt8195-vdec.o obj-$(CONFIG_COMMON_CLK_MT8195_VDOSYS0) += clk-mt8195-vdo0.o obj-$(CONFIG_COMMON_CLK_MT8195_VDOSYS1) += clk-mt8195-vdo1.o +obj-$(CONFIG_COMMON_CLK_MT8195_VENCSYS) += clk-mt8195-venc.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8195-venc.c b/drivers/clk/mediatek/clk-mt8195-venc.c new file mode 100644 index 000000000000..410ca69d5759 --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8195-venc.c @@ -0,0 +1,71 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include +#include + +#include "clk-mtk.h" +#include "clk-gate.h" + +#include + +static const struct mtk_gate_regs venc_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_VENC(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &venc_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) + +static const struct mtk_gate venc_clks[] = { + GATE_VENC(CLK_VENC_LARB, "venc_larb", "venc_sel", 0), + GATE_VENC(CLK_VENC_VENC, "venc_venc", "venc_sel", 4), + GATE_VENC(CLK_VENC_JPGENC, "venc_jpgenc", "venc_sel", 8), + GATE_VENC(CLK_VENC_JPGDEC, "venc_jpgdec", "venc_sel", 12), + GATE_VENC(CLK_VENC_JPGDEC_C1, "venc_jpgdec_c1", "venc_sel", 16), + GATE_VENC(CLK_VENC_GALS, "venc_gals", "venc_sel", 28), +}; + +static const struct mtk_gate venc_core1_clks[] = { + GATE_VENC(CLK_VENC_CORE1_LARB, "venc_core1_larb", "venc_sel", 0), + GATE_VENC(CLK_VENC_CORE1_VENC, "venc_core1_venc", "venc_sel", 4), + GATE_VENC(CLK_VENC_CORE1_JPGENC, "venc_core1_jpgenc", "venc_sel", 8), + GATE_VENC(CLK_VENC_CORE1_JPGDEC, "venc_core1_jpgdec", "venc_sel", 12), + GATE_VENC(CLK_VENC_CORE1_JPGDEC_C1, "venc_core1_jpgdec_c1", "venc_sel", 16), + GATE_VENC(CLK_VENC_CORE1_GALS, "venc_core1_gals", "venc_sel", 28), +}; + +static const struct mtk_clk_desc venc_desc = { + .clks = venc_clks, + .num_clks = ARRAY_SIZE(venc_clks), +}; + +static const struct mtk_clk_desc venc_core1_desc = { + .clks = venc_core1_clks, + .num_clks = ARRAY_SIZE(venc_core1_clks), +}; + +static const struct of_device_id of_match_clk_mt8195_venc[] = { + { + .compatible = "mediatek,mt8195-vencsys", + .data = &venc_desc, + }, { + .compatible = "mediatek,mt8195-vencsys_core1", + .data = &venc_core1_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8195_venc_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8195-venc", + .of_match_table = of_match_clk_mt8195_venc, + }, +}; + +builtin_platform_driver(clk_mt8195_venc_drv); -- 2.18.0