Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp314998pxj; Thu, 17 Jun 2021 03:25:25 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxrO9VLQjuw6P/GhxkZtmoKWhUojqz5OjS02tVpwuAf5hnFWeBHP9ttbQaGkk89ArMDhIvR X-Received: by 2002:a05:6402:781:: with SMTP id d1mr5648391edy.32.1623925524928; Thu, 17 Jun 2021 03:25:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1623925524; cv=none; d=google.com; s=arc-20160816; b=dQxeg61XMFvvhQqKngDSmUOryTcq27HqpCN+4YfyW9+M2BC/2gPVpuAhKq2KLJFLX7 zqp+IeLkOhxLnWE+RguDVlnpANbbi6FvAlHZ8dBxLiG5PSRTDStulmJozy4wiDRTAYm7 slzqUHruS+Q6UD4JT+63/ul2FCoC8N5GdFjs1IOfqKI9pLVim+At7Rry2CDbDMYs4aok fUWoTQNi4s9rzQn2e6TCbVHu1bdg4SG+ys2U+nOKRY52PEwped5+O/UdWQhQzh5jJHhE tOPoYbb8xFrEDX+8YjCE6ctCNkW5cTl86Lkzw0AON6+bVGR+09NXoVJCqAAbBM0iRPT9 lasQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=/hzhj6uZyztkuz4L9+sZHe6TKd+kUbf+Pfcpd8L+6vA=; b=X80V34P8KmEbmeE0SuL8aaIlbopsmVSmXtizCunZ0ht1aIWOVza3esuwtfoT56pw5E EssfmYqm0H53vnsrL+BFmUMq2+34rAVgtiYCLiE1yWVkzxJShD5AjZ/0seXAQLGtZwgQ WVbMPKV8mEAy6zpJ7qpQyzps9hZySBD1cMrQSV15+v+AZ39AaM2KG1ge3s+nJX22izac /mp6zZzkO1TE70JXlSiWoYN55pCkI8lr59fCKfZ+3hKVFfppDCl67K9y7OccH8gEdafJ kUlTJSBf7gSXvpepdtbKE/jYmZT0hDBB5SCjAj4G5HwJC9qKYCrhZ68sZkncVKG8+W86 NhQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=jDQjdVFq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id rv24si5069982ejb.690.2021.06.17.03.25.02; Thu, 17 Jun 2021 03:25:24 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=jDQjdVFq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231723AbhFQKYg (ORCPT + 99 others); Thu, 17 Jun 2021 06:24:36 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36890 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230381AbhFQKYa (ORCPT ); Thu, 17 Jun 2021 06:24:30 -0400 Received: from mail-il1-x132.google.com (mail-il1-x132.google.com [IPv6:2607:f8b0:4864:20::132]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2AEFCC061574; Thu, 17 Jun 2021 03:22:23 -0700 (PDT) Received: by mail-il1-x132.google.com with SMTP id b14so4918296ilq.7; Thu, 17 Jun 2021 03:22:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=/hzhj6uZyztkuz4L9+sZHe6TKd+kUbf+Pfcpd8L+6vA=; b=jDQjdVFq6cqHB+5UF2tB/Ekzslo8QM9nPXjpujkz7Du+LXzaIZsoOybGjKU1fod4ta y37oAsb1plFAe2Ck8pHuIjsHvPxnS/SecWYGESorjQ7sSk+G/40IunviGlB8LK0lm14t pNbcrs5dumgc+nhYaD9XVSZyXeEeV5ZBlOKgE3wdFXiH7sO7hU7xVZ6D5F3U1RsJRp+v zilrHfITMm8pPs3SRgtPD7nyQxIjpfNYdJTCF72quRq5+2bHMS+d/hFRZ8NkLK37xj50 /2DarzyQd5kCrN71aNf9n6NTPYT97wCamgztBc+jx1BkYrD9vIumS9NT28fcr6dnbeSd 0IdA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=/hzhj6uZyztkuz4L9+sZHe6TKd+kUbf+Pfcpd8L+6vA=; b=KXmDDhYoeLYlx2pu835Y5biY8KzQKYyjOYW4t6oujizPo5EPT12h3PMoUYW6dmZKxX noBLQGTmq8PlflChejW/5cIa/TJyIh+kayc6bKk1bCAthk24FLDAIyTX0MxgTSzJnFKD eu3qBQS1EFnMb4HfuBEPEccTkhAATFK6mk4fRY3e2rLkhRUDGAGGrUYvMQfUTRSlwqyw wAowOZ0YBrCd2WmAsn4PVyLLK4I+djrYpwy8NAoS/xRhs7pH8LGgEI/diNa0vQRJSxPM X6rBPPq+iSt2GuT+NkdhmJbywKEbIeAK2s8MkyWc2mnAS/Yt8j8s15OIf4s+tZ3oblY6 rmow== X-Gm-Message-State: AOAM5315nmT7uOwL9TD2ATD58GDw3xL4fk2oQL0peK16bjbzBdy5cQCC zqb94A5ITDm5Ou9dYf7bYcCrntSkAp4UH8gqBh0= X-Received: by 2002:a92:a302:: with SMTP id a2mr2970793ili.184.1623925342620; Thu, 17 Jun 2021 03:22:22 -0700 (PDT) MIME-Version: 1.0 References: <1621508727-24486-1-git-send-email-dillon.minfei@gmail.com> <1621508727-24486-4-git-send-email-dillon.minfei@gmail.com> In-Reply-To: From: Dillon Min Date: Thu, 17 Jun 2021 18:21:46 +0800 Message-ID: Subject: Re: [PATCH 3/7] clk: stm32: Fix ltdc's clock turn off by clk_disable_unused() after kernel startup To: Hans Verkuil Cc: Mauro Carvalho Chehab , mchehab+huawei@kernel.org, ezequiel@collabora.com, gnurou@gmail.com, Pi-Hsun Shih , Maxime Coquelin , Alexandre TORGUE , Michael Turquette , Stephen Boyd , Rob Herring , Patrice CHOTARD , hugues.fruchet@foss.st.com, linux-media , Linux Kernel Mailing List , linux-stm32@st-md-mailman.stormreply.com, Linux ARM , linux-clk , "open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS" Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Hans, On Thu, Jun 17, 2021 at 5:57 PM Hans Verkuil wrote: > > On 20/05/2021 13:05, dillon.minfei@gmail.com wrote: > > From: Dillon Min > > > > stm32's clk driver register two ltdc gate clk to clk core by > > clk_hw_register_gate() and clk_hw_register_composite() > > > > first: 'stm32f429_gates[]', clk name is 'ltdc', which no user to use. > > second: 'stm32f429_aux_clk[]', clk name is 'lcd-tft', used by ltdc driver > > > > both of them point to the same offset of stm32's RCC register. after > > kernel enter console, clk core turn off ltdc's clk as 'stm32f429_gates[]' > > is no one to use. but, actually 'stm32f429_aux_clk[]' is in use. > > > > Fixes: daf2d117cbca ("clk: stm32f4: Add lcd-tft clock") > > Signed-off-by: Dillon Min > > Acked-by: Stephen Boyd > > Link: https://lore.kernel.org/linux-arm-kernel/1590564453-24499-7-git-send-email-dillon.minfei@gmail.com/ > > For my understanding: this patch is going/has already gone in via a different > subsystem, right? And I should skip it when adding this driver to the media subsystem? Yes, Just ignore this patch please. It's only to make st's engineer easier to verify the dma2d driver, since the board's lcd panel depends on this patch to work stm32f469-disco board : https://www.st.com/content/st_com/en/products/evaluation-tools/product-evaluation-tools/mcu-mpu-eval-tools/stm32-mcu-mpu-eval-tools/stm32-discovery-kits/32f469idiscovery.html Thanks Best Regards Dillon > > Regards, > > Hans > > > --- > > > > This patch was submitted in > > https://lore.kernel.org/lkml/1620990152-19255-1-git-send-email-dillon.minfei@gmail.com/ > > > > drivers/clk/clk-stm32f4.c | 7 +++---- > > 1 file changed, 3 insertions(+), 4 deletions(-) > > > > diff --git a/drivers/clk/clk-stm32f4.c b/drivers/clk/clk-stm32f4.c > > index 18117ce5ff85..b6ab8c3a7994 100644 > > --- a/drivers/clk/clk-stm32f4.c > > +++ b/drivers/clk/clk-stm32f4.c > > @@ -211,7 +211,6 @@ static const struct stm32f4_gate_data stm32f469_gates[] __initconst = { > > { STM32F4_RCC_APB2ENR, 20, "spi5", "apb2_div" }, > > { STM32F4_RCC_APB2ENR, 21, "spi6", "apb2_div" }, > > { STM32F4_RCC_APB2ENR, 22, "sai1", "apb2_div" }, > > - { STM32F4_RCC_APB2ENR, 26, "ltdc", "apb2_div" }, > > }; > > > > static const struct stm32f4_gate_data stm32f746_gates[] __initconst = { > > @@ -557,13 +556,13 @@ static const struct clk_div_table post_divr_table[] = { > > > > #define MAX_POST_DIV 3 > > static const struct stm32f4_pll_post_div_data post_div_data[MAX_POST_DIV] = { > > - { CLK_I2SQ_PDIV, PLL_I2S, "plli2s-q-div", "plli2s-q", > > + { CLK_I2SQ_PDIV, PLL_VCO_I2S, "plli2s-q-div", "plli2s-q", > > CLK_SET_RATE_PARENT, STM32F4_RCC_DCKCFGR, 0, 5, 0, NULL}, > > > > - { CLK_SAIQ_PDIV, PLL_SAI, "pllsai-q-div", "pllsai-q", > > + { CLK_SAIQ_PDIV, PLL_VCO_SAI, "pllsai-q-div", "pllsai-q", > > CLK_SET_RATE_PARENT, STM32F4_RCC_DCKCFGR, 8, 5, 0, NULL }, > > > > - { NO_IDX, PLL_SAI, "pllsai-r-div", "pllsai-r", CLK_SET_RATE_PARENT, > > + { NO_IDX, PLL_VCO_SAI, "pllsai-r-div", "pllsai-r", CLK_SET_RATE_PARENT, > > STM32F4_RCC_DCKCFGR, 16, 2, 0, post_divr_table }, > > }; > > > > >