Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1533563pxj; Fri, 18 Jun 2021 09:08:29 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzVbXP7arLEoSTq9qUntdDsovaa8v5vlM1agLBn3KiwM/ewO0YsZwL7yG/ehY7RyyZdWOgA X-Received: by 2002:a05:6402:3581:: with SMTP id y1mr5992501edc.143.1624032509386; Fri, 18 Jun 2021 09:08:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624032509; cv=none; d=google.com; s=arc-20160816; b=TNjfXyBgCbZsJ25GNFQeqbl1ujWtXLEX0zm0YIqZXiuaKAXAzxdCI7RC/fSFBJIzU9 2tWNO43n+vfkYssMROuuxsfWUp55gF5p8rw5CHh4NTDDMySIsCe4IdwGAaXNle5zL1O9 Xkcu1JgDb7xOBwhfZ99IiT3p/nQ8ywdVPYo7oMMHc5IDK7HPWzuwxwQ+Y3b+IBIpoytZ 24PLQXKsIs7bP1EAe+l7jL44CC0k3fUZ4KKa8wGFfLth4gtBwtDAEulM90uNTDA1Fpr8 CF1T+yA9VCfKnMRcBwzEFAyRUmhydh1idzcq4mNLvC7emAgRvaxE3s3vJZX+Okf4OdlZ pBig== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :to:subject:cc:ironport-sdr:ironport-sdr; bh=kT5vEONGJCnz0MNX/rrOUAHu6wbTXUdy74JVQ2gzdbo=; b=rqGy3Q5TfHUQqQw/AFAq/0P+mv+OVfD/j1gBXjF02N4J6BzzSCpYK+Chbt0z1hhgrh 7hXV3O/e4KT4wcCTCJ+xOYOc/bPgWZvWhy+2Q2jIziEHsNXlZUDGFb+hTTq3+Wakm6+j 7S703xCFiyfROETyc/+6NrMBgVoobqBTFZCgOMsd69vGC7y8oBMWuueoAS9DTLj3E2fN 2uSaENPSmFsI+9y9tgjkBoKh9SABHwPIsihO3E990s4br08/SALBzgKRajZXqWm7IvIo TsPp1PqvDTFw5yAYUb+17geYAfVWQ/SCcrBtO+Q7O7IhbRkgPu3ytFGJUeAwZ7t0TpEb GTqw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 12si2924093ejh.440.2021.06.18.09.08.05; Fri, 18 Jun 2021 09:08:29 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231881AbhFRNO7 (ORCPT + 99 others); Fri, 18 Jun 2021 09:14:59 -0400 Received: from mga06.intel.com ([134.134.136.31]:43189 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231445AbhFRNO7 (ORCPT ); Fri, 18 Jun 2021 09:14:59 -0400 IronPort-SDR: fG8oKebLAw0W5KQ+vnI07QWkpVzxSOx7ehe5+7YotVEKsgOT3BS2/ouL0m2Knr9TYz6vCuIsde p0UQtzQKMwUw== X-IronPort-AV: E=McAfee;i="6200,9189,10018"; a="267695196" X-IronPort-AV: E=Sophos;i="5.83,283,1616482800"; d="scan'208";a="267695196" Received: from orsmga001.jf.intel.com ([10.7.209.18]) by orsmga104.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Jun 2021 06:12:49 -0700 IronPort-SDR: HoZxFEQod0VKcin9iZGxkCwHY2CBQcNur3HHKhv223Slcfm07jcUGAzBZBs7z+NrXFIWIsG7X9 XkOLz7xf7HFw== X-IronPort-AV: E=Sophos;i="5.83,283,1616482800"; d="scan'208";a="485684621" Received: from blu2-mobl3.ccr.corp.intel.com (HELO [10.254.212.157]) ([10.254.212.157]) by orsmga001-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Jun 2021 06:12:45 -0700 Cc: baolu.lu@linux.intel.com, linux-kernel@vger.kernel.org, iommu@lists.linux-foundation.org, linuxarm@huawei.com, thunder.leizhen@huawei.com, chenxiang66@hisilicon.com, linux-doc@vger.kernel.org Subject: Re: [PATCH v14 4/6] iommu/vt-d: Add support for IOMMU default DMA mode build options To: John Garry , joro@8bytes.org, will@kernel.org, dwmw2@infradead.org, robin.murphy@arm.com, corbet@lwn.net References: <1624016058-189713-1-git-send-email-john.garry@huawei.com> <1624016058-189713-5-git-send-email-john.garry@huawei.com> From: Lu Baolu Message-ID: Date: Fri, 18 Jun 2021 21:12:43 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:78.0) Gecko/20100101 Thunderbird/78.11.0 MIME-Version: 1.0 In-Reply-To: <1624016058-189713-5-git-send-email-john.garry@huawei.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021/6/18 19:34, John Garry wrote: > From: Zhen Lei > > Make IOMMU_DEFAULT_LAZY default for when INTEL_IOMMU config is set, > as is current behaviour. > > Also delete global flag intel_iommu_strict: > - In intel_iommu_setup(), call iommu_set_dma_strict(true) directly. Also > remove the print, as iommu_subsys_init() prints the mode and we have > already marked this param as deprecated. > > - For cap_caching_mode() check in intel_iommu_setup(), call > iommu_set_dma_strict(true) directly; also reword the accompanying print > with a level downgrade and also add the missing '\n'. > > - For Ironlake GPU, again call iommu_set_dma_strict(true) directly and > keep the accompanying print. > > [jpg: Remove intel_iommu_strict] > Signed-off-by: Zhen Lei > Signed-off-by: John Garry > --- > drivers/iommu/Kconfig | 1 + > drivers/iommu/intel/iommu.c | 15 ++++++--------- > 2 files changed, 7 insertions(+), 9 deletions(-) > > diff --git a/drivers/iommu/Kconfig b/drivers/iommu/Kconfig > index 0327a942fdb7..c214a36eb2dc 100644 > --- a/drivers/iommu/Kconfig > +++ b/drivers/iommu/Kconfig > @@ -94,6 +94,7 @@ choice > prompt "IOMMU default DMA IOTLB invalidation mode" > depends on IOMMU_DMA > > + default IOMMU_DEFAULT_LAZY if INTEL_IOMMU > default IOMMU_DEFAULT_STRICT > help > This option allows an IOMMU DMA IOTLB invalidation mode to be > diff --git a/drivers/iommu/intel/iommu.c b/drivers/iommu/intel/iommu.c > index 29497113d748..06666f9d8116 100644 > --- a/drivers/iommu/intel/iommu.c > +++ b/drivers/iommu/intel/iommu.c > @@ -361,7 +361,6 @@ int intel_iommu_enabled = 0; > EXPORT_SYMBOL_GPL(intel_iommu_enabled); > > static int dmar_map_gfx = 1; > -static int intel_iommu_strict; > static int intel_iommu_superpage = 1; > static int iommu_identity_mapping; > static int iommu_skip_te_disable; > @@ -455,8 +454,7 @@ static int __init intel_iommu_setup(char *str) > iommu_dma_forcedac = true; > } else if (!strncmp(str, "strict", 6)) { > pr_warn("intel_iommu=strict deprecated; use iommu.strict=1 instead\n"); > - pr_info("Disable batched IOTLB flush\n"); > - intel_iommu_strict = 1; > + iommu_set_dma_strict(true); > } else if (!strncmp(str, "sp_off", 6)) { > pr_info("Disable supported super page\n"); > intel_iommu_superpage = 0; > @@ -4382,9 +4380,9 @@ int __init intel_iommu_init(void) > * is likely to be much lower than the overhead of synchronizing > * the virtual and physical IOMMU page-tables. > */ > - if (!intel_iommu_strict && cap_caching_mode(iommu->cap)) { > - pr_warn("IOMMU batching is disabled due to virtualization"); > - intel_iommu_strict = 1; > + if (cap_caching_mode(iommu->cap)) { > + pr_info_once("IOMMU batching disallowed due to virtualization\n"); > + iommu_set_dma_strict(true); > } > iommu_device_sysfs_add(&iommu->iommu, NULL, > intel_iommu_groups, > @@ -4393,7 +4391,6 @@ int __init intel_iommu_init(void) > } > up_read(&dmar_global_lock); > > - iommu_set_dma_strict(intel_iommu_strict); > bus_set_iommu(&pci_bus_type, &intel_iommu_ops); > if (si_domain && !hw_pass_through) > register_memory_notifier(&intel_iommu_memory_nb); > @@ -5702,8 +5699,8 @@ static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev) > } else if (dmar_map_gfx) { > /* we have to ensure the gfx device is idle before we flush */ > pci_info(dev, "Disabling batched IOTLB flush on Ironlake\n"); > - intel_iommu_strict = 1; > - } > + iommu_set_dma_strict(true); > + } > } > DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt); > DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt); > Reviewed-by: Lu Baolu Best regards, baolu