Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3929833pxj; Mon, 21 Jun 2021 09:35:39 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzQUaeZhtbtQPcORsLFza9LkErw5kkHiPqIZz0zYCMEME11OMkbnzko60MZ1K0HaQX6d47X X-Received: by 2002:a17:906:b04d:: with SMTP id bj13mr24949373ejb.504.1624293338825; Mon, 21 Jun 2021 09:35:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624293338; cv=none; d=google.com; s=arc-20160816; b=YTVgXgPd0dn33QD6PaMT3uNbX1Z5jeQOvT0wty3wPKyAMwa5Pu3opHh0qH39iHzNn4 vGb3E2yA0M+wMq/R43akrj5TSmoaR8TAMPcFSLYgpmPuVvbcgULXafG0Ltl2HsXKtuH/ mjlDsltlSWUzfUpbm5zZXNrSY5+Nu/H/7C9s12v4opy+iN/S9b417VLSE23/DO9aGNrt i1lq9olUutVxYK/z2VyphHvU9nF9ZeWHEuBWx8htHTOQYS55s2EQks0WxjDiyHqMVGfE Uzycpwj3kR+yacX1Vprz57qRqW7UbUcFvSbDZc1aMP1uErMP6PG1Y3O/v5edMRKI/hmN CFAA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=MnIMlIP2sCNezXmmc5MVzhKRCLAhONW5AQRJsfWtBuY=; b=ZYS4Hjno/xA/57Jm35aZhwbDOyEbkgzrREprcTNty6JYi/Rdoo0iL9wnecChYmuKAr w67b3h9aiS4hI5Lmdl6kGDwbS8eBDfeF3vLvqAkenPwzouDmOIuu+SD+8ayLSUS7/AVC ssIw3EGuC4Hs+q7TZNl5babawKzMRgs9T3zfT1jL3LuP3XPPthBrt2ey3Bf3FaTmazcA sKZjwEmucuTDdz03ibjZPcfEleyqQ4vhUoBNALgWxmwk2fRfFTtM2dmgnto04iqmeN13 kW8vOkJonIAL9wwtUpioyI/yOAwVrk4iB6YyjYPU3gDbJktguD0MM7MRUEjCsg9VoZ7Z PsNQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="odeziML/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z14si993152ejl.587.2021.06.21.09.35.16; Mon, 21 Jun 2021 09:35:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="odeziML/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232717AbhFUQea (ORCPT + 99 others); Mon, 21 Jun 2021 12:34:30 -0400 Received: from mail.kernel.org ([198.145.29.99]:49790 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232409AbhFUQbT (ORCPT ); Mon, 21 Jun 2021 12:31:19 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id A53D161402; Mon, 21 Jun 2021 16:25:40 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1624292741; bh=0uCo84sBmDMjq/NsB+PgtW5BLhM10102RyGJBKoBPdU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=odeziML/F5Hk4XWsORTZ6VeJny++KWeUftPXpQ7tS1Ut6avbQ4yEEaUJcdACURTjf 2C+ehAkOqvsJkRR2bcMdewdlN4KJKW0nM/UfcB7EikuEr8di/JJtReYwgOtVrQxSxz M6HC/+8/bGr80UFddleL4IaOp7IyhVGp4VkP4g3o= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Chiqijun , Bjorn Helgaas , Alex Williamson Subject: [PATCH 5.10 111/146] PCI: Work around Huawei Intelligent NIC VF FLR erratum Date: Mon, 21 Jun 2021 18:15:41 +0200 Message-Id: <20210621154918.401663950@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210621154911.244649123@linuxfoundation.org> References: <20210621154911.244649123@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Chiqijun commit ce00322c2365e1f7b0312f2f493539c833465d97 upstream. pcie_flr() starts a Function Level Reset (FLR), waits 100ms (the maximum time allowed for FLR completion by PCIe r5.0, sec 6.6.2), and waits for the FLR to complete. It assumes the FLR is complete when a config read returns valid data. When we do an FLR on several Huawei Intelligent NIC VFs at the same time, firmware on the NIC processes them serially. The VF may respond to config reads before the firmware has completed its reset processing. If we bind a driver to the VF (e.g., by assigning the VF to a virtual machine) in the interval between the successful config read and completion of the firmware reset processing, the NIC VF driver may fail to load. Prevent this driver failure by waiting for the NIC firmware to complete its reset processing. Not all NIC firmware supports this feature. [bhelgaas: commit log] Link: https://support.huawei.com/enterprise/en/doc/EDOC1100063073/87950645/vm-oss-occasionally-fail-to-load-the-in200-driver-when-the-vf-performs-flr Link: https://lore.kernel.org/r/20210414132301.1793-1-chiqijun@huawei.com Signed-off-by: Chiqijun Signed-off-by: Bjorn Helgaas Reviewed-by: Alex Williamson Cc: stable@vger.kernel.org Signed-off-by: Greg Kroah-Hartman --- drivers/pci/quirks.c | 65 +++++++++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 65 insertions(+) --- a/drivers/pci/quirks.c +++ b/drivers/pci/quirks.c @@ -3934,6 +3934,69 @@ static int delay_250ms_after_flr(struct return 0; } +#define PCI_DEVICE_ID_HINIC_VF 0x375E +#define HINIC_VF_FLR_TYPE 0x1000 +#define HINIC_VF_FLR_CAP_BIT (1UL << 30) +#define HINIC_VF_OP 0xE80 +#define HINIC_VF_FLR_PROC_BIT (1UL << 18) +#define HINIC_OPERATION_TIMEOUT 15000 /* 15 seconds */ + +/* Device-specific reset method for Huawei Intelligent NIC virtual functions */ +static int reset_hinic_vf_dev(struct pci_dev *pdev, int probe) +{ + unsigned long timeout; + void __iomem *bar; + u32 val; + + if (probe) + return 0; + + bar = pci_iomap(pdev, 0, 0); + if (!bar) + return -ENOTTY; + + /* Get and check firmware capabilities */ + val = ioread32be(bar + HINIC_VF_FLR_TYPE); + if (!(val & HINIC_VF_FLR_CAP_BIT)) { + pci_iounmap(pdev, bar); + return -ENOTTY; + } + + /* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */ + val = ioread32be(bar + HINIC_VF_OP); + val = val | HINIC_VF_FLR_PROC_BIT; + iowrite32be(val, bar + HINIC_VF_OP); + + pcie_flr(pdev); + + /* + * The device must recapture its Bus and Device Numbers after FLR + * in order generate Completions. Issue a config write to let the + * device capture this information. + */ + pci_write_config_word(pdev, PCI_VENDOR_ID, 0); + + /* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */ + timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT); + do { + val = ioread32be(bar + HINIC_VF_OP); + if (!(val & HINIC_VF_FLR_PROC_BIT)) + goto reset_complete; + msleep(20); + } while (time_before(jiffies, timeout)); + + val = ioread32be(bar + HINIC_VF_OP); + if (!(val & HINIC_VF_FLR_PROC_BIT)) + goto reset_complete; + + pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val); + +reset_complete: + pci_iounmap(pdev, bar); + + return 0; +} + static const struct pci_dev_reset_methods pci_dev_reset_methods[] = { { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF, reset_intel_82599_sfp_virtfn }, @@ -3945,6 +4008,8 @@ static const struct pci_dev_reset_method { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr }, { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, reset_chelsio_generic_dev }, + { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF, + reset_hinic_vf_dev }, { 0 } };