Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp234227pxj; Wed, 23 Jun 2021 20:46:16 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwpGOkZuoYnpEg/VqCbcEdJVxZB5IJxJnN7MN6AeynRSQ1McowD/ibs9jwxYGPC72PjP15/ X-Received: by 2002:a02:2a07:: with SMTP id w7mr2747494jaw.96.1624506376293; Wed, 23 Jun 2021 20:46:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624506376; cv=none; d=google.com; s=arc-20160816; b=fAtepV3wZAmw1FNh4cE+qM+ZBUwo2jMd4PuTbdQ8yLQ7HMtAievDQIMnRHz5FXUS7a WdlRCDJ+BDpAWuKs2SOr2LneocHoG1yEWwsOubOR+nL/6VPX2mGsD6SWO+eh17SUIMl3 9W5vI8H6mINuVmxzIP32zGKPnGmzUghZ0ssyp5ZZaRrSkQGDzp30zcqsIP7F5AA9yqHJ xltyheb9DU3rK0eF+rYXZDY68DafyEziJOb/CDexjZ9GV02FokmIPA1+jiu7Vmfdbdo0 lgAI6nzjWLrw9yzibzoOAgAhkH0zQkW+Fy8dileHkxAAdQgnz/2JXHumNQR23t3DPucM tpyA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=uf3SVw9kSOW/8FsI1wdeiaFfao3zVgBEzS/AoUaUhrw=; b=e78trmav67a8lCgIsnuGaBgQduubMkR9zIR8D1oFcZSyNnjq0sA4/3tS0AWGodwjZe DbX86POy4My9chFt5gMzFzfroLY+QguUpDbaVx0bwXtnnOb7f9I54RJss1jMDKmdK7vM OFH20VqUhnCDT0d6kGV5gy6VFuDXjrQy+v1+jLBc3Y7jLESIAalOHDo2YcTrIUE4GdZ2 babH3Y6u4+5dYUa9s2sGM1rIT3SXXNGqR27EDaW9zG1QtPJYXwCbg8ZAGc2VwBz6N2St FSC9kk0krvwYuzLqYQ97TCliIhXjIe0uyMmxOmvmHfBfjFtz4pVdA7aihkfCXfom40bl 3KWg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i18si2244592jan.5.2021.06.23.20.46.03; Wed, 23 Jun 2021 20:46:16 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230137AbhFXDqc (ORCPT + 99 others); Wed, 23 Jun 2021 23:46:32 -0400 Received: from mo-csw1115.securemx.jp ([210.130.202.157]:36182 "EHLO mo-csw.securemx.jp" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230072AbhFXDqW (ORCPT ); Wed, 23 Jun 2021 23:46:22 -0400 Received: by mo-csw.securemx.jp (mx-mo-csw1115) id 15O3hoKK023941; Thu, 24 Jun 2021 12:43:50 +0900 X-Iguazu-Qid: 2wGrD5gLVJpuNZD3lg X-Iguazu-QSIG: v=2; s=0; t=1624506230; q=2wGrD5gLVJpuNZD3lg; m=h4DpzGxt0EuktOw7oq1VrB5vUx7smE9ntpLMQ4cDavs= Received: from imx2-a.toshiba.co.jp (imx2-a.toshiba.co.jp [106.186.93.35]) by relay.securemx.jp (mx-mr1113) id 15O3hmeW015679 (version=TLSv1.2 cipher=AES128-GCM-SHA256 bits=128 verify=NOT); Thu, 24 Jun 2021 12:43:49 +0900 Received: from enc01.toshiba.co.jp (enc01.toshiba.co.jp [106.186.93.100]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by imx2-a.toshiba.co.jp (Postfix) with ESMTPS id 96A0210011D; Thu, 24 Jun 2021 12:43:48 +0900 (JST) Received: from hop001.toshiba.co.jp ([133.199.164.63]) by enc01.toshiba.co.jp with ESMTP id 15O3hlsR008907; Thu, 24 Jun 2021 12:43:48 +0900 From: Nobuhiro Iwamatsu To: Michael Turquette , Stephen Boyd , Rob Herring Cc: linux-clk@vger.kernel.org, devicetree@vger.kernel.org, punit1.agrawal@toshiba.co.jp, yuji2.ishikawa@toshiba.co.jp, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Nobuhiro Iwamatsu Subject: [PATCH v3 3/4] dt-bindings: clock: Add DT bindings for SMU of Toshiba Visconti TMPV770x SoC Date: Thu, 24 Jun 2021 12:43:36 +0900 X-TSB-HOP: ON Message-Id: <20210624034337.282386-4-nobuhiro1.iwamatsu@toshiba.co.jp> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210624034337.282386-1-nobuhiro1.iwamatsu@toshiba.co.jp> References: <20210624034337.282386-1-nobuhiro1.iwamatsu@toshiba.co.jp> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device tree bindings for SMU (System Management Unit) controller of Toshiba Visconti TMPV770x SoC series. Signed-off-by: Nobuhiro Iwamatsu --- .../clock/toshiba,tmpv770x-pismu.yaml | 50 +++++++++++++++++++ 1 file changed, 50 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/toshiba,tmpv770x-pismu.yaml diff --git a/Documentation/devicetree/bindings/clock/toshiba,tmpv770x-pismu.yaml b/Documentation/devicetree/bindings/clock/toshiba,tmpv770x-pismu.yaml new file mode 100644 index 000000000000..18fdf4f2831b --- /dev/null +++ b/Documentation/devicetree/bindings/clock/toshiba,tmpv770x-pismu.yaml @@ -0,0 +1,50 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/toshiba,tmpv770x-pismu.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Toshiba Visconti5 TMPV770x SMU controller Device Tree Bindings + +maintainers: + - Nobuhiro Iwamatsu + +description: + Toshia Visconti5 SMU (System Management Unit) which supports the clock + and resets on TMPV770x. + +properties: + compatible: + const: toshiba,tmpv7708-pismu + + reg: + maxItems: 1 + + '#clock-cells': + const: 1 + + '#reset-cells': + const: 1 + +required: + - compatible + - reg + - "#clock-cells" + - "#reset-cells" + +additionalProperties: false + +examples: + - | + soc { + #address-cells = <2>; + #size-cells = <2>; + + pismu: pismu@24200000 { + compatible = "toshiba,tmpv7708-pismu"; + reg = <0 0x24200000 0 0x2140>; + #clock-cells = <1>; + #reset-cells = <1>; + }; + }; +... -- 2.32.0