Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp495008pxv; Thu, 24 Jun 2021 12:38:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx3W1sfOz06bYDCApoozLWvz5A+Y57v8StzyTRmSqaFRzPAqGXa0yOu3v3P6V77jaNvnUCu X-Received: by 2002:a5d:91d8:: with SMTP id k24mr5546333ior.84.1624563501313; Thu, 24 Jun 2021 12:38:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624563501; cv=none; d=google.com; s=arc-20160816; b=YWdFGzDOgWBPW80fCcm82WkbTyA+89c9ownFMReFIpY6jerl3J3qUUvtTxoF5ctHpg VwRJfAX3hKSMLpheemOJOPpJ6fgWaVb3uzW55slo4VzJZf1c+/5EY5dQio11ssBUEb6o OiPpOk/ZBGW8ZCH/hRZAeADiFuSltxc6tv/3AtcLidtU2mDIjMPeWMdLLPgQd7NfJbZc vqQt7cDQaJg39DcrUyNL8sdeQvy1IJKfBdT4aMH7hCi3YnZkp1IXK49ecytwph+C8PLg U7/U/nKwM1YQG9sVajY5mKPMNKVb4HAxtsCEmqpE4Li3g8wgLlX71OZbM2UiQn/0kFCo Y/AQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from:dmarc-filter :sender:dkim-signature; bh=pEIljgjbyxiDPsO/y5TwtNBbYAlF3iUVjTjJ/9pWIWI=; b=cJhGmzc0Xi12JsyDiduXmw6LqUNAQxLusjSnrxA+8gajxvyN1VW3rCWXI+b/s8Rt7k xVhVxKfNtLxhkOD/SNcpW6b4GIAP8bQgNxc8WVyAEEe0lYcoumhzrNH/MIsOscuaaaM6 Ur1GrCLtFzG/n3Tx/C8rOfgyAnURpA1vAUiSmByVXQn2f46ZpD6mnBjcnRx0rzn8BAYF rMiKz+uFQIyFvmTQxrBVtP3mHhmxIE+rK6ViSd6cAqcsNQ52T01vxge2sOfPBv1wPCme KgPh6sBJztkTDYkzl6sytwijGUW1dhVpGZD1zf0RhYsk1/axIdX7bfCXeo1QC2xVzi+Y q96g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=IGWAXDOr; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q16si4304692jat.124.2021.06.24.12.38.08; Thu, 24 Jun 2021 12:38:21 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=IGWAXDOr; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232582AbhFXTjp (ORCPT + 99 others); Thu, 24 Jun 2021 15:39:45 -0400 Received: from so254-9.mailgun.net ([198.61.254.9]:52368 "EHLO so254-9.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232370AbhFXTjo (ORCPT ); Thu, 24 Jun 2021 15:39:44 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1624563445; h=Message-Id: Date: Subject: Cc: To: From: Sender; bh=pEIljgjbyxiDPsO/y5TwtNBbYAlF3iUVjTjJ/9pWIWI=; b=IGWAXDOrBPS5R3qtL0xTPwRb477s5E/OtpAKfB0cJxbO1PfKKBAwBBMfZKZla/SfBDquxhuK JVHgttTu6fFqWFG7fV57UbA8F1I4MwdD3XdRCfw3diLtQc/uYoO/RaMyCk787OIJkzWsH+tD jRBNZUNHH95tl8XHzHqUhW5ICGw= X-Mailgun-Sending-Ip: 198.61.254.9 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n07.prod.us-east-1.postgun.com with SMTP id 60d4dee54ca9face34f7e1f4 (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Thu, 24 Jun 2021 19:37:09 GMT Sender: bbhatt=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 72BB5C433F1; Thu, 24 Jun 2021 19:37:08 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00,SPF_FAIL, URIBL_BLOCKED autolearn=no autolearn_force=no version=3.4.0 Received: from malabar-linux.qualcomm.com (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: bbhatt) by smtp.codeaurora.org (Postfix) with ESMTPSA id 46219C433F1; Thu, 24 Jun 2021 19:37:07 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 46219C433F1 Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=bbhatt@codeaurora.org From: Bhaumik Bhatt To: manivannan.sadhasivam@linaro.org Cc: linux-arm-msm@vger.kernel.org, hemantk@codeaurora.org, linux-kernel@vger.kernel.org, Bhaumik Bhatt Subject: [PATCH v3] bus: mhi: core: Add support for processing priority of event ring Date: Thu, 24 Jun 2021 12:36:58 -0700 Message-Id: <1624563418-9804-1-git-send-email-bbhatt@codeaurora.org> X-Mailer: git-send-email 2.7.4 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Hemant Kumar Event ring priorities are currently set to 1 and are unused. Default processing priority for event rings is set to regular tasklet. Controllers can choose to use high priority tasklet scheduling for certain event rings critical for processing such as ones transporting control information if they wish to avoid system scheduling delays for those packets. In order to support these use cases, allow controllers to set event ring priority to high. This patch only adds support and does not enable usage of these priorities. Signed-off-by: Hemant Kumar Signed-off-by: Bhaumik Bhatt --- drivers/bus/mhi/core/internal.h | 2 +- drivers/bus/mhi/core/main.c | 19 ++++++++++++++++--- include/linux/mhi.h | 14 ++++++++++++-- 3 files changed, 29 insertions(+), 6 deletions(-) diff --git a/drivers/bus/mhi/core/internal.h b/drivers/bus/mhi/core/internal.h index 672052f..666e102 100644 --- a/drivers/bus/mhi/core/internal.h +++ b/drivers/bus/mhi/core/internal.h @@ -535,7 +535,7 @@ struct mhi_event { u32 intmod; u32 irq; int chan; /* this event ring is dedicated to a channel (optional) */ - u32 priority; + enum mhi_er_priority priority; enum mhi_er_data_type data_type; struct mhi_ring ring; struct db_cfg db_cfg; diff --git a/drivers/bus/mhi/core/main.c b/drivers/bus/mhi/core/main.c index 8ac73f9..bfc9776 100644 --- a/drivers/bus/mhi/core/main.c +++ b/drivers/bus/mhi/core/main.c @@ -425,10 +425,11 @@ void mhi_create_devices(struct mhi_controller *mhi_cntrl) } } -irqreturn_t mhi_irq_handler(int irq_number, void *dev) +irqreturn_t mhi_irq_handler(int irq_number, void *priv) { - struct mhi_event *mhi_event = dev; + struct mhi_event *mhi_event = priv; struct mhi_controller *mhi_cntrl = mhi_event->mhi_cntrl; + struct device *dev = &mhi_cntrl->mhi_dev->dev; struct mhi_event_ctxt *er_ctxt = &mhi_cntrl->mhi_ctxt->er_ctxt[mhi_event->er_index]; struct mhi_ring *ev_ring = &mhi_event->ring; @@ -454,8 +455,20 @@ irqreturn_t mhi_irq_handler(int irq_number, void *dev) if (mhi_dev) mhi_notify(mhi_dev, MHI_CB_PENDING_DATA); - } else { + + return IRQ_HANDLED; + } + + switch (mhi_event->priority) { + case MHI_ER_PRIORITY_HI: + tasklet_hi_schedule(&mhi_event->task); + break; + case MHI_ER_PRIORITY_DEFAULT: tasklet_schedule(&mhi_event->task); + break; + default: + dev_err(dev, "Skip event of unknown priority\n"); + break; } return IRQ_HANDLED; diff --git a/include/linux/mhi.h b/include/linux/mhi.h index 86cea52..62ddead 100644 --- a/include/linux/mhi.h +++ b/include/linux/mhi.h @@ -198,6 +198,16 @@ enum mhi_er_data_type { }; /** + * enum mhi_er_priority - Event ring processing priority + * @MHI_ER_PRIORITY_DEFAULT: processed by regular tasklet + * @MHI_ER_PRIORITY_HI: processed by hi-priority tasklet + */ +enum mhi_er_priority { + MHI_ER_PRIORITY_DEFAULT, + MHI_ER_PRIORITY_HI, +}; + +/** * enum mhi_db_brst_mode - Doorbell mode * @MHI_DB_BRST_DISABLE: Burst mode disable * @MHI_DB_BRST_ENABLE: Burst mode enable @@ -250,7 +260,7 @@ struct mhi_channel_config { * @irq_moderation_ms: Delay irq for additional events to be aggregated * @irq: IRQ associated with this ring * @channel: Dedicated channel number. U32_MAX indicates a non-dedicated ring - * @priority: Priority of this ring. Use 1 for now + * @priority: Processing priority of this ring. * @mode: Doorbell mode * @data_type: Type of data this ring will process * @hardware_event: This ring is associated with hardware channels @@ -262,7 +272,7 @@ struct mhi_event_config { u32 irq_moderation_ms; u32 irq; u32 channel; - u32 priority; + enum mhi_er_priority priority; enum mhi_db_brst_mode mode; enum mhi_er_data_type data_type; bool hardware_event; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project