Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp3556956pxv; Mon, 28 Jun 2021 07:20:28 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz4YG/Ciwqu3RhYttPtlWvfQpUSj8Zl9nNKOq5qsNkHiO2Q39hsY6119RSSj4aZWEeoKUL0 X-Received: by 2002:a05:6602:2f0e:: with SMTP id q14mr2230011iow.31.1624890028667; Mon, 28 Jun 2021 07:20:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624890028; cv=none; d=google.com; s=arc-20160816; b=jp1Rs3cQVxXMlfvhWVzdWHOUa6eyCo24GrRpdr4gxvXcUAQ7RsIYgdyCuOuEX5vwHD b6Ba8A10BIDRaJf7kXmLeVfyo8ePq04fj93QRvLxOnnW6BF9nKH+1wcBscCk9W8psbj6 37EhZ0TCdamz5wfctBLZoQlOLvZCZUwaCJSccWq5HNbmuxYS39mcbW2D07wUpAkZR0em aBY5/Zap0XHNijR5D3KPWVj4YN8DR//5+zvZyAsSwYmDYpLY/Sb1aemLehberSEnGgYm 0MV8YyKLxe5FHYW4ubTPA/MHf17Z2bMTNeFo0Ci5E4vEPi3JP9+qctTWQEdisEDQPo/p EJJw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=cpAaZ9LfmTQmHMlJlZHso1Q5ZyyKysus6JwupTTmhO0=; b=RRaGVODZBstZpt1QQgTogOMlTfv3ibRJWSSjbU38LXwc2IN2slFtruvHA6B8+jz787 DHD4FlA3+8vFzM6f0kBXOyzyP6wkG/Xnn7s9bysgUsm7Sgea+SZ0DlKECj25rVH5nvTQ 8HGKxn8TYlx4I8iHPvv4t/nk/iVn32lzr6V3WoTlsDvh8hzqzLFlunVS4Tf2gabqpuSZ cmcxpR4scvYnHolqb2A1zhtLdsU/MsEB+tCr1FZHRnUJzy3Aivotv61/6pFLbubelEtS Ck435pjge2LGX/PIl6NFXppZF/ZMCh2Xs9ISikFnaIUGrWHUt6J4LGVD3psFLaWajNhm amNw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=XmA8iQMR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u8si9843634ill.90.2021.06.28.07.20.12; Mon, 28 Jun 2021 07:20:28 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=XmA8iQMR; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233204AbhF1OVg (ORCPT + 99 others); Mon, 28 Jun 2021 10:21:36 -0400 Received: from mail.kernel.org ([198.145.29.99]:54226 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232635AbhF1OVD (ORCPT ); Mon, 28 Jun 2021 10:21:03 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 5629961C7A; Mon, 28 Jun 2021 14:18:37 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1624889918; bh=5IupOoZbi+50BxZiYCYDsx1hR+Nxr6sU2YNdVgS9m9M=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XmA8iQMRRx0bypUnn8Ni6peVsGs4i4qZOFc2aCA1g3uwkDP6XzwgI2tm4nNfPDAGd enNggMeoFxFJCMLg2o7YsDURugam5I7yc0BWmVrY+hfWmg4kETn1zGHBYZxZilBOqJ zOi3WjDFETZGCx2USAH14Sklde4Tpi59ia1vIlJgT815rQR73YSg8QS+dx7cpdvifa G7J3WSIHf1Mo++qqOh08oJ9VWzw2ahVCCHVSxOFPoam0P5wPa2a2UFWcgu+hAieTZS a48pAKGvcVy1/D1mdH5nQnrET/h97UqiSV2iVJ7P+BG38A76/i68MRmqatyw9bHgHs cd65XP/MqPHVw== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Arnd Bergmann , Daniel Thompson , Marek Vasut , Ard Biesheuvel , Russell King , Greg Kroah-Hartman Subject: [PATCH 5.12 008/110] ARM: 9081/1: fix gcc-10 thumb2-kernel regression Date: Mon, 28 Jun 2021 10:16:46 -0400 Message-Id: <20210628141828.31757-9-sashal@kernel.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210628141828.31757-1-sashal@kernel.org> References: <20210628141828.31757-1-sashal@kernel.org> MIME-Version: 1.0 X-KernelTest-Patch: http://kernel.org/pub/linux/kernel/v5.x/stable-review/patch-5.12.14-rc1.gz X-KernelTest-Tree: git://git.kernel.org/pub/scm/linux/kernel/git/stable/linux-stable-rc.git X-KernelTest-Branch: linux-5.12.y X-KernelTest-Patches: git://git.kernel.org/pub/scm/linux/kernel/git/stable/stable-queue.git X-KernelTest-Version: 5.12.14-rc1 X-KernelTest-Deadline: 2021-06-30T14:18+00:00 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Arnd Bergmann commit dad7b9896a5dbac5da8275d5a6147c65c81fb5f2 upstream. When building the kernel wtih gcc-10 or higher using the CONFIG_CC_OPTIMIZE_FOR_PERFORMANCE=y flag, the compiler picks a slightly different set of registers for the inline assembly in cpu_init() that subsequently results in a corrupt kernel stack as well as remaining in FIQ mode. If a banked register is used for the last argument, the wrong version of that register gets loaded into CPSR_c. When building in Arm mode, the arguments are passed as immediate values and the bug cannot happen. This got introduced when Daniel reworked the FIQ handling and was technically always broken, but happened to work with both clang and gcc before gcc-10 as long as they picked one of the lower registers. This is probably an indication that still very few people build the kernel in Thumb2 mode. Marek pointed out the problem on IRC, Arnd narrowed it down to this inline assembly and Russell pinpointed the exact bug. Change the constraints to force the final mode switch to use a non-banked register for the argument to ensure that the correct constant gets loaded. Another alternative would be to always use registers for the constant arguments to avoid the #ifdef that has now become more complex. Cc: # v3.18+ Cc: Daniel Thompson Reported-by: Marek Vasut Acked-by: Ard Biesheuvel Fixes: c0e7f7ee717e ("ARM: 8150/3: fiq: Replace default FIQ handler") Signed-off-by: Arnd Bergmann Signed-off-by: Russell King Signed-off-by: Greg Kroah-Hartman --- arch/arm/kernel/setup.c | 16 +++++++++------- 1 file changed, 9 insertions(+), 7 deletions(-) diff --git a/arch/arm/kernel/setup.c b/arch/arm/kernel/setup.c index 1a5edf562e85..73ca7797b92f 100644 --- a/arch/arm/kernel/setup.c +++ b/arch/arm/kernel/setup.c @@ -545,9 +545,11 @@ void notrace cpu_init(void) * In Thumb-2, msr with an immediate value is not allowed. */ #ifdef CONFIG_THUMB2_KERNEL -#define PLC "r" +#define PLC_l "l" +#define PLC_r "r" #else -#define PLC "I" +#define PLC_l "I" +#define PLC_r "I" #endif /* @@ -569,15 +571,15 @@ void notrace cpu_init(void) "msr cpsr_c, %9" : : "r" (stk), - PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE), + PLC_r (PSR_F_BIT | PSR_I_BIT | IRQ_MODE), "I" (offsetof(struct stack, irq[0])), - PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE), + PLC_r (PSR_F_BIT | PSR_I_BIT | ABT_MODE), "I" (offsetof(struct stack, abt[0])), - PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE), + PLC_r (PSR_F_BIT | PSR_I_BIT | UND_MODE), "I" (offsetof(struct stack, und[0])), - PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE), + PLC_r (PSR_F_BIT | PSR_I_BIT | FIQ_MODE), "I" (offsetof(struct stack, fiq[0])), - PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE) + PLC_l (PSR_F_BIT | PSR_I_BIT | SVC_MODE) : "r14"); #endif } -- 2.30.2