Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp4101404pxv; Mon, 28 Jun 2021 22:13:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzYc5/CYg1mYISlD/TJGJc2td+ipxjfIEGiDB/xXCUQGRxsVMNljiRUG5cK7zYa/NG0bwBz X-Received: by 2002:a17:906:3c42:: with SMTP id i2mr28450514ejg.39.1624943632729; Mon, 28 Jun 2021 22:13:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1624943632; cv=none; d=google.com; s=arc-20160816; b=F7Z668qKqb29V5r2oO4U1ohCJP/qd8G/6vqBGnPKCPD5ur1jhqeBwVFG1+hu8tl06/ Zv2m3kJfwxJ/2HSCdDFRwgdYn0gOTQ3YmK/6KW5iu44XgD4FdvA0B36ieXBXPs+CAEEc 1PRLr+WKu+KlC81b4+sLEXrLOHAGAufwQP4CJsD7RWB/ZrFT6RT2RUJ4Pr5xxAPZ5O/a YRT2M0BSZLQJ6a6suBxH+U6qDBKazHgA5d2rcuUBF86odlz/oAd/bo4Q77Z7I/ACjjAH hd7kEn893+lvaCDm5lBWrH3q80DR8skF1oL/HjomosQddxqWpR0TUFJysTm2u9/1vkst 1j2w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:content-transfer-encoding :dlp-version:dlp-reaction:dlp-product:content-language :accept-language:in-reply-to:references:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=LtXdNiItgUl5X7kDbnmAXV35yyKU5EM8O/TDgJRMFgI=; b=eW3CvyEZkfNmQlloTatyL9sKAEDr9G5v1/Fx6pkU3EdhShviKsKcTXfZ+eom3xzJ+X y4d7UYquw6q/8xl+RxZpkNYq/yOnF3wh3ssbcCTdCm+c/BGPRNgLfocs/VDbXaN67DzP QQauYSD6hKOlJymMOpgkcVu9noO9HIBG6mancUCyWxitwD7Qw0CBRqQGG0Vqef6IfrY6 WvuQt2p7FHnrAzf+8e80u49U+e+G66MiOVM7Aae6LMFsaB/YOnS7uAbeNrpAioSNO4jT pgkFJgi7kzZ7XFLGrFTpOsJPYfNqM8Iip+web5y00zSqhLOngv/6PV6C8FdNLY1HCcOC OfEw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k24si16241551eds.32.2021.06.28.22.13.20; Mon, 28 Jun 2021 22:13:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231741AbhF2FOg convert rfc822-to-8bit (ORCPT + 99 others); Tue, 29 Jun 2021 01:14:36 -0400 Received: from mga04.intel.com ([192.55.52.120]:55906 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229969AbhF2FOg (ORCPT ); Tue, 29 Jun 2021 01:14:36 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10029"; a="206261755" X-IronPort-AV: E=Sophos;i="5.83,308,1616482800"; d="scan'208";a="206261755" Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 Jun 2021 22:12:08 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.83,308,1616482800"; d="scan'208";a="625502307" Received: from fmsmsx606.amr.corp.intel.com ([10.18.126.86]) by orsmga005.jf.intel.com with ESMTP; 28 Jun 2021 22:12:08 -0700 Received: from shsmsx603.ccr.corp.intel.com (10.109.6.143) by fmsmsx606.amr.corp.intel.com (10.18.126.86) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2242.4; Mon, 28 Jun 2021 22:12:07 -0700 Received: from shsmsx603.ccr.corp.intel.com (10.109.6.143) by SHSMSX603.ccr.corp.intel.com (10.109.6.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2242.4; Tue, 29 Jun 2021 13:12:05 +0800 Received: from shsmsx603.ccr.corp.intel.com ([10.109.6.143]) by SHSMSX603.ccr.corp.intel.com ([10.109.6.143]) with mapi id 15.01.2242.008; Tue, 29 Jun 2021 13:12:05 +0800 From: "Zhang, Rui" To: Srinivas Pandruvada , "daniel.lezcano@linaro.org" , "amitk@kernel.org" CC: "linux-pm@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "stable@vger.kernel.org" Subject: RE: [UPDATE][PATCH] thermal: int340x: processor_thermal: Fix tcc setting Thread-Topic: [UPDATE][PATCH] thermal: int340x: processor_thermal: Fix tcc setting Thread-Index: AQHXbGiwqq3P26te60OZFhNIzULFPqsqcalQ Date: Tue, 29 Jun 2021 05:12:05 +0000 Message-ID: <553943329ddf452c80c15fc6cdded366@intel.com> References: <20210628215803.75038-1-srinivas.pandruvada@linux.intel.com> In-Reply-To: <20210628215803.75038-1-srinivas.pandruvada@linux.intel.com> Accept-Language: en-US Content-Language: en-US X-MS-Has-Attach: X-MS-TNEF-Correlator: dlp-product: dlpe-windows dlp-reaction: no-action dlp-version: 11.5.1.3 x-originating-ip: [10.239.127.36] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org > -----Original Message----- > From: Srinivas Pandruvada > Sent: Tuesday, June 29, 2021 5:58 AM > To: daniel.lezcano@linaro.org; Zhang, Rui ; > amitk@kernel.org > Cc: linux-pm@vger.kernel.org; linux-kernel@vger.kernel.org; Srinivas > Pandruvada ; stable@vger.kernel.org > Subject: [UPDATE][PATCH] thermal: int340x: processor_thermal: Fix tcc setting > Importance: High > > The following fixes are done for tcc sysfs interface: > - TCC is 6 bits only from bit 29-24 > - TCC of 0 is valid > - When BIT(31) is set, this register is read only > - Check for invalid tcc value > - Error for negative values > > Fixes: fdf4f2fb8e899 ("drivers: thermal: processor_thermal_device: > Export sysfs interface for TCC offset" > Signed-off-by: Srinivas Pandruvada > Cc: stable@vger.kernel.org Acked-by: Zhang Rui > --- > Update > Added Fixes tag and cc to stable > > .../processor_thermal_device.c | 20 +++++++++++-------- > 1 file changed, 12 insertions(+), 8 deletions(-) > > diff --git a/drivers/thermal/intel/int340x_thermal/processor_thermal_device.c > b/drivers/thermal/intel/int340x_thermal/processor_thermal_device.c > index de4fc640deb0..0f0038af2ad4 100644 > --- a/drivers/thermal/intel/int340x_thermal/processor_thermal_device.c > +++ b/drivers/thermal/intel/int340x_thermal/processor_thermal_device.c > @@ -78,24 +78,27 @@ static ssize_t tcc_offset_degree_celsius_show(struct > device *dev, > if (err) > return err; > > - val = (val >> 24) & 0xff; > + val = (val >> 24) & 0x3f; > return sprintf(buf, "%d\n", (int)val); } > > -static int tcc_offset_update(int tcc) > +static int tcc_offset_update(unsigned int tcc) > { > u64 val; > int err; > > - if (!tcc) > + if (tcc > 63) > return -EINVAL; > > err = rdmsrl_safe(MSR_IA32_TEMPERATURE_TARGET, &val); > if (err) > return err; > > - val &= ~GENMASK_ULL(31, 24); > - val |= (tcc & 0xff) << 24; > + if (val & BIT(31)) > + return -EPERM; > + > + val &= ~GENMASK_ULL(29, 24); > + val |= (tcc & 0x3f) << 24; > > err = wrmsrl_safe(MSR_IA32_TEMPERATURE_TARGET, val); > if (err) > @@ -104,14 +107,15 @@ static int tcc_offset_update(int tcc) > return 0; > } > > -static int tcc_offset_save; > +static unsigned int tcc_offset_save; > > static ssize_t tcc_offset_degree_celsius_store(struct device *dev, > struct device_attribute *attr, const char *buf, > size_t count) > { > + unsigned int tcc; > u64 val; > - int tcc, err; > + int err; > > err = rdmsrl_safe(MSR_PLATFORM_INFO, &val); > if (err) > @@ -120,7 +124,7 @@ static ssize_t tcc_offset_degree_celsius_store(struct > device *dev, > if (!(val & BIT(30))) > return -EACCES; > > - if (kstrtoint(buf, 0, &tcc)) > + if (kstrtouint(buf, 0, &tcc)) > return -EINVAL; > > err = tcc_offset_update(tcc); > -- > 2.27.0