Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp4814986pxv; Tue, 29 Jun 2021 16:53:56 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy62dJMIm6H+YHIZ4vqzw1u43TdKVMP2MLxwFYW4WLywbk/wJ3X/hn4rvg48JVBJZRJt8fO X-Received: by 2002:a92:d68c:: with SMTP id p12mr4295831iln.33.1625010836646; Tue, 29 Jun 2021 16:53:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625010836; cv=none; d=google.com; s=arc-20160816; b=KIsB+/7C7eIP/YSdV0BictJgXEx49AmVoo8GWxRvKVpKZKbJfh3LmVnRopCAFup1t/ h5zbUx7FZrr/djUoPH/Vgs/IW+h78+8ER4mPT/pM63SFZ8SZMG+L2dMMJ9mjfpdxtboa vcWjVZ7s5/afTVoJno7yVLjUWVELGPp/3tKpUKKeW0gDn1+tg6LKW9clqDV7F114jz9z UQUL/onEtRjq1EA98/2+5CoT/kxLhWe0X6ZzzIJ2hh9/vfW+ntGtpoROkxnnPPCVxR5U OklTN63dyTpLXDiNItgrZNZblL3zqnBQnwikCFFP9Ov0yOpcV6Vgg085E6Jxxpsg8tP8 z6QA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=FHTwuf8mMWE61odZeD6kxyuz6m8TH14U4tU+gBVsjOc=; b=k6tJaJO0seKAaidG0csJuQne0H3EtRFotcbYywZUhQpI8Ta2xik28ss28iIZWHLj4h BEnvAgWtDBRm8P9SDK1P0XB6pkSakLPZiYRQ42ENK6lzK4qtS7zwAyNRu1orvK11HyLo DyZAfE6T8qOO9hoIA+Hs14euY24YCu/NW2PpBXWnb05lwd7igsqZIY4n7/HlgZ5aZ25u iFRQ+CcgQnefaRVCizUk7fTr0LNi5P29yTxchkhPV2XFNbH6sqjugWA/0SCxael/RFsG V4mYdUyQvJzps4nKLH8KyR9APfOnWQ/4DzAxUtot9oDsMVhq6tSdEtcqpC/hQo/MRDOK Rofg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o13si5212570ilu.94.2021.06.29.16.53.44; Tue, 29 Jun 2021 16:53:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=toshiba.co.jp Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235549AbhF2XxR (ORCPT + 99 others); Tue, 29 Jun 2021 19:53:17 -0400 Received: from mo-csw1115.securemx.jp ([210.130.202.157]:60666 "EHLO mo-csw.securemx.jp" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235226AbhF2XxD (ORCPT ); Tue, 29 Jun 2021 19:53:03 -0400 Received: by mo-csw.securemx.jp (mx-mo-csw1115) id 15TNo5Wx019814; Wed, 30 Jun 2021 08:50:05 +0900 X-Iguazu-Qid: 2wGrbz1dOQbtRc2YU6 X-Iguazu-QSIG: v=2; s=0; t=1625010605; q=2wGrbz1dOQbtRc2YU6; m=8hSTTYFWyMu6B0yb+XzxKVSpaj9J74M/KO5479FwPeM= Received: from imx12-a.toshiba.co.jp (imx12-a.toshiba.co.jp [61.202.160.135]) by relay.securemx.jp (mx-mr1112) id 15TNo317009930 (version=TLSv1.2 cipher=AES128-GCM-SHA256 bits=128 verify=NOT); Wed, 30 Jun 2021 08:50:03 +0900 Received: from enc02.toshiba.co.jp (enc02.toshiba.co.jp [61.202.160.51]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by imx12-a.toshiba.co.jp (Postfix) with ESMTPS id 34D0A1000F5; Wed, 30 Jun 2021 08:50:03 +0900 (JST) Received: from hop101.toshiba.co.jp ([133.199.85.107]) by enc02.toshiba.co.jp with ESMTP id 15TNo2hF011741; Wed, 30 Jun 2021 08:50:02 +0900 From: Nobuhiro Iwamatsu To: Bjorn Helgaas , Rob Herring , Lorenzo Pieralisi Cc: linux-pci@vger.kernel.org, =?UTF-8?q?Krzysztof=20Wilczy=C5=84ski?= , Kishon Vijay Abraham I , punit1.agrawal@toshiba.co.jp, yuji2.ishikawa@toshiba.co.jp, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Nobuhiro Iwamatsu Subject: [PATCH v4 1/3] dt-bindings: pci: Add DT binding for Toshiba Visconti PCIe controller Date: Wed, 30 Jun 2021 08:49:50 +0900 X-TSB-HOP: ON Message-Id: <20210629234952.306578-2-nobuhiro1.iwamatsu@toshiba.co.jp> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210629234952.306578-1-nobuhiro1.iwamatsu@toshiba.co.jp> References: <20210629234952.306578-1-nobuhiro1.iwamatsu@toshiba.co.jp> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This commit adds the Device Tree binding documentation that allows to describe the PCIe controller found in Toshiba Visconti SoCs. Signed-off-by: Nobuhiro Iwamatsu --- .../bindings/pci/toshiba,visconti-pcie.yaml | 110 ++++++++++++++++++ 1 file changed, 110 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/toshiba,visconti-pcie.yaml diff --git a/Documentation/devicetree/bindings/pci/toshiba,visconti-pcie.yaml b/Documentation/devicetree/bindings/pci/toshiba,visconti-pcie.yaml new file mode 100644 index 000000000000..60ec424cd07c --- /dev/null +++ b/Documentation/devicetree/bindings/pci/toshiba,visconti-pcie.yaml @@ -0,0 +1,110 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pci/toshiba,visconti-pcie.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Toshiba Visconti5 SoC PCIe Host Controller Device Tree Bindings + +maintainers: + - Nobuhiro Iwamatsu + +description: + Toshiba Visconti5 SoC PCIe host controller is based on the Synopsys DesignWare PCIe IP. + +allOf: + - $ref: /schemas/pci/pci-bus.yaml# + +properties: + compatible: + const: toshiba,visconti-pcie + + reg: + items: + - description: Data Bus Interface (DBI) registers. + - description: PCIe configuration space region. + - description: Visconti specific additional registers. + - description: Visconti specific SMU registers + - description: Visconti specific memory protection unit registers (MPU) + + reg-names: + items: + - const: dbi + - const: config + - const: ulreg + - const: smu + - const: mpu + + interrupts: + maxItems: 1 + + clocks: + items: + - description: PCIe reference clock + - description: PCIe system clock + - description: Auxiliary clock + + clock-names: + items: + - const: ref + - const: core + - const: aux + + num-lanes: + const: 2 + +required: + - reg + - reg-names + - interrupts + - "#interrupt-cells" + - interrupt-map + - interrupt-map-mask + - num-lanes + - clocks + - clock-names + - max-link-speed + +unevaluatedProperties: false + +examples: + - | + #include + #include + + soc { + #address-cells = <2>; + #size-cells = <2>; + + pcie: pcie@28400000 { + compatible = "toshiba,visconti-pcie"; + reg = <0x0 0x28400000 0x0 0x00400000>, + <0x0 0x70000000 0x0 0x10000000>, + <0x0 0x28050000 0x0 0x00010000>, + <0x0 0x24200000 0x0 0x00002000>, + <0x0 0x24162000 0x0 0x00001000>; + reg-names = "dbi", "config", "ulreg", "smu", "mpu"; + device_type = "pci"; + bus-range = <0x00 0xff>; + num-lanes = <2>; + num-viewport = <8>; + + #address-cells = <3>; + #size-cells = <2>; + #interrupt-cells = <1>; + ranges = <0x81000000 0 0x40000000 0 0x40000000 0 0x00010000>, + <0x82000000 0 0x50000000 0 0x50000000 0 0x20000000>; + interrupts = ; + interrupt-names = "intr"; + interrupt-map-mask = <0 0 0 7>; + interrupt-map = + <0 0 0 1 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 2 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 3 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH + 0 0 0 4 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; + clocks = <&extclk100mhz>, <&clk600mhz>, <&clk25mhz>; + clock-names = "ref", "core", "aux"; + max-link-speed = <2>; + }; + }; +... -- 2.32.0