Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp4901873pxv; Tue, 29 Jun 2021 19:37:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwQy8Euj6pAFN32yn5ZtQRB6eG7/8Ur8qsXYV9rp7JF5UUCcLtKwugO95pRn9QVkTWuCqJw X-Received: by 2002:a17:907:9691:: with SMTP id hd17mr33217131ejc.51.1625020626510; Tue, 29 Jun 2021 19:37:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625020626; cv=none; d=google.com; s=arc-20160816; b=Iyz6vdgcADXN+7jEcoJOYaaJBzHYVUtJEvwhIc7n6ydqWUNEZRAogKnONeS1ai5mWL 8GHT8bJ2APD7Rh/QByQecor+I8XgmnpjwrS1+InFsL+aDQM/K7RTxQpeISQa37gts88x 0yIcJ3xoR3c3Xn8uNi9Z7pecVsV1obhsg0jUwa9Th+bP2UO8RQJdGdDqwgSn7GncKLxj WnsNAMtXs7/oGB53nboB3ZqQWg4RWmZVQDmrRCqzUZfGCMs7zyY6aWenUDtrPfEfGOso HFPEHK4zA3k+o0mtIK+j53btkEcd7Kfgn0tk9pSTONkBfeQKxqHOhnrVrWSy3Ro6ipCd /n9g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:subject:cc:to:from; bh=HT2Tpm+bSZYyOiA5UF0q5bF3Hkd0wApsVXcPblq6T6U=; b=uqid1z+gQVT5op+Kt6zEGg1iOXrXQEMGMR3VL2w83UNgkRzWYqr9ujjZq/BWtp5Fji kPG3ohBAFeaaVvYiTS9lOmGelB/Iq/HBr5fwZIaVP6lmZoTPyK84bhCTHaqRWRsA+Y/7 i44+qGwfNmTH7+UdnLeGE3h2UAZAKx7JdOY4N25o+uMcvohu5mK8YDLujBBwOI9Ba3dN 06IyIllNRvqzxcEFB4pk5f6xKj2VC2XaO+vrD/lbu5332fqS8uJdv3KP0II0lujMgg08 fPXILoUUlNbz9a0w3SjLx9DEfY5cmj6R1kFX4hEDYxh6vtNi0gdnLq6JgkSlTUhPm2tN ov6w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w23si18172649edx.69.2021.06.29.19.36.42; Tue, 29 Jun 2021 19:37:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232559AbhF3CiK (ORCPT + 99 others); Tue, 29 Jun 2021 22:38:10 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:33782 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231938AbhF3CiI (ORCPT ); Tue, 29 Jun 2021 22:38:08 -0400 X-UUID: 5911c5eb51dc4d4887087db639e97605-20210630 X-UUID: 5911c5eb51dc4d4887087db639e97605-20210630 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 1746401114; Wed, 30 Jun 2021 10:35:36 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 30 Jun 2021 10:35:13 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 30 Jun 2021 10:35:12 +0800 From: Yong Wu To: Joerg Roedel , Rob Herring , Matthias Brugger , Will Deacon , Robin Murphy CC: Krzysztof Kozlowski , Evan Green , Tomasz Figa , Tomasz Figa , , , , , , , , , Nicolas Boichat , , Subject: [PATCH 00/24] MT8195 IOMMU SUPPORT Date: Wed, 30 Jun 2021 10:34:40 +0800 Message-ID: <20210630023504.18177-1-yong.wu@mediatek.com> X-Mailer: git-send-email 2.18.0 MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patchset add mt8195 iommu supports. mt8195 have 3 IOMMU HWs. 2 IOMMU HW is for multimedia, and 1 IOMMU HW is for infra-master, like PCIe/USB. About the 2 MM IOMMU HW, something like this: IOMMU(VDO) IOMMU(VPP) | | SMI_COMMON(VDO) SMI_COMMON(VPP) --------------- ---------------- | | ... | | ... larb0 larb2 ... larb1 larb3 ... these two MM IOMMU HW share a pgtable. About the INFRA IOMMU, it don't have larbs, the master connects the iommu directly. It use a dependent pgtable. Also, mt8195 IOMMU bank supports..Normally the IOMMU register size only is 0x1000. In this IOMMU HW, the register size is 5 * 0x1000. each 0x1000 is a bank. the banks' register look like this: ---------------------------------------- |bank0 | bank1 | bank2 | bank3 | bank4| ---------------------------------------- |global | |control| null |regs | ----------------------------------------- |bank |bank |bank |bank |bank | |regs |regs |regs |regs |regs | | | | | | | ----------------------------------------- All the banks share some global control registers, and each bank have its special bank registers, like pgtable base registser, tlb operation registers, the fault status registers. In mt8195, we enable this bank feature for infra iommu, We put PCIe in bank0 and USB in bank4. they have independent pgtable. patch[1..15]: support mt8195 iommu. patch[16..24]: support bank feature. base on v5.13-rc1. todo: there is another APU_IOMMU in mt8195, this should depend on APU patches. thus, we need add that feature after that. --- Yong Wu (24): dt-bindings: mediatek: mt8195: Add binding for MM IOMMU dt-bindings: mediatek: mt8195: Add binding for infra IOMMU iommu/mediatek: Fix 2 HW sharing pgtable issue iommu/mediatek: Adapt sharing and non-sharing pgtable case iommu/mediatek: Add 12G~16G support for mult domain iommu/mediatek: Add a flag DCM_DISABLE iommu/mediatek: Add flag NON_STD_AXI iommu/mediatek: Remove for_each_m4u in tlb_sync_all iommu/mediatek: Always pm_runtime_get while tlb flush iommu/mediatek: Always enable output PA over 32bits iommu/mediatek: Add SUB_COMMON_3BITS flag iommu/mediatek: Add IOMMU_TYPE flag iommu/mediatek: Add infra iommu support iommu/mediatek: Add PCIe support iommu/mediatek: Add mt8195 support iommu/mediatek: Only adjust code about register base iommu/mediatek: Just move code position in hw_init iommu/mediatek: Add mtk_iommu_bank_data structure iommu/mediatek: Initialise bank HW for each a bank iommu/mediatek: Add bank_nr and bank_enable iommu/mediatek: Change the domid to iova_region_id iommu/mediatek: Get the proper bankid for multi banks iommu/mediatek: Add multi bank support iommu/mediatek: mt8195: Enable multi-bank for infra iommu .../bindings/iommu/mediatek,iommu.yaml | 21 +- drivers/iommu/mtk_iommu.c | 760 ++++++++++++------ drivers/iommu/mtk_iommu.h | 33 +- .../dt-bindings/memory/mt8195-memory-port.h | 408 ++++++++++ include/dt-bindings/memory/mtk-memory-port.h | 2 + 5 files changed, 961 insertions(+), 263 deletions(-) create mode 100644 include/dt-bindings/memory/mt8195-memory-port.h -- 2.18.0