Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp324797pxv; Wed, 30 Jun 2021 06:33:13 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzWhiGDKdT+s45nqfEmYXWfGsowogOaY1VKoDqayYk0/o7E5axohgRO3zhJR/eKp9K0pPhr X-Received: by 2002:a92:c5cb:: with SMTP id s11mr1416638ilt.213.1625059993615; Wed, 30 Jun 2021 06:33:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625059993; cv=none; d=google.com; s=arc-20160816; b=EaVhhZWLw6voY5bYFwYtUPyX0yBpy39CKomd4CW83AIKAmpw6P1nD4tpRGPL8A5thl oNMQUL0Jidpj7mYsqvJjub5bIGVoF56EGp7POszBz+6f5YQAIsXO9ChfEhjPU/+J1I5S QrAncB+6iw8UTcmabGg8RhkwyHAJxwO/JbCNYJB5TPCeFe7Sjha1/w84+fX0yWescIbd JMuXHgQCuKMOUZGn0spU0A7BGaqGNwT1Tb+QP0kSHzvaFq3PT7UThh9g6yahfMkX9Nm9 A+yayVECGe8Kx/XtAcgxaUsO8owJPq/FxUJAuQd/guaaIWGQPwV8jhzNCNSw18EHry5A rIIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=ESDcfNwWB8a143VCtASTJqETW7NYgCWEUH6jfKyBaPk=; b=ab90ULkZ2e0zvWz3mCBhjR8xU8zjjzTWwrU3pNQK0gzhrlLxFmsgHycXpuH5+bN/+i EzoKNkPid5byF4lY0WN/lNL526Nx2GjvixfwTTf2iXBebDxlEvGgPRoyAg1txyMPzs2S QMyCeKB7bwURRjAiRy3IE0CY/tVsbUYbGTD7Dg2bqzc1eNXCR0RJmHx15RX/0ZoeODQq iz82uBxiYlfet4gR4FoJQfUG62OuKfQJIUAMKKvegWInjtUmPqux5EnSwqkfWDLcmg+l AotTCpb26UCK6nkqo9JoENj8Yyb4+j3mNywJ+Im4HoX5qHKqCpvYaZ/H0pMH0SqDVMDG ocMQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f20si17499959jat.99.2021.06.30.06.33.02; Wed, 30 Jun 2021 06:33:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235127AbhF3Ndi (ORCPT + 99 others); Wed, 30 Jun 2021 09:33:38 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:56243 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S235095AbhF3NdY (ORCPT ); Wed, 30 Jun 2021 09:33:24 -0400 X-UUID: 8b0f703ecc294fbaaf40e1a6f8e54090-20210630 X-UUID: 8b0f703ecc294fbaaf40e1a6f8e54090-20210630 Received: from mtkmbs10n2.mediatek.inc [(172.21.101.183)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 754191712; Wed, 30 Jun 2021 21:30:53 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 30 Jun 2021 21:30:51 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 30 Jun 2021 21:30:51 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [v11 19/19] clk: mediatek: Add MT8192 vencsys clock support Date: Wed, 30 Jun 2021 21:28:04 +0800 Message-ID: <20210630132804.20436-20-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210630132804.20436-1-chun-jie.chen@mediatek.com> References: <20210630132804.20436-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MT8192 vencsys clock provider Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/Kconfig | 6 +++ drivers/clk/mediatek/Makefile | 1 + drivers/clk/mediatek/clk-mt8192-venc.c | 53 ++++++++++++++++++++++++++ 3 files changed, 60 insertions(+) create mode 100644 drivers/clk/mediatek/clk-mt8192-venc.c diff --git a/drivers/clk/mediatek/Kconfig b/drivers/clk/mediatek/Kconfig index 31779f2c5c83..576babd86f98 100644 --- a/drivers/clk/mediatek/Kconfig +++ b/drivers/clk/mediatek/Kconfig @@ -574,6 +574,12 @@ config COMMON_CLK_MT8192_VDECSYS help This driver supports MediaTek MT8192 vdecsys and vdecsys_soc clocks. +config COMMON_CLK_MT8192_VENCSYS + bool "Clock driver for MediaTek MT8192 vencsys" + depends on COMMON_CLK_MT8192 + help + This driver supports MediaTek MT8192 vencsys clocks. + config COMMON_CLK_MT8516 bool "Clock driver for MediaTek MT8516" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/clk/mediatek/Makefile b/drivers/clk/mediatek/Makefile index 887dd6bcf7f2..15bc045f0b71 100644 --- a/drivers/clk/mediatek/Makefile +++ b/drivers/clk/mediatek/Makefile @@ -79,5 +79,6 @@ obj-$(CONFIG_COMMON_CLK_MT8192_MMSYS) += clk-mt8192-mm.o obj-$(CONFIG_COMMON_CLK_MT8192_MSDC) += clk-mt8192-msdc.o obj-$(CONFIG_COMMON_CLK_MT8192_SCP_ADSP) += clk-mt8192-scp_adsp.o obj-$(CONFIG_COMMON_CLK_MT8192_VDECSYS) += clk-mt8192-vdec.o +obj-$(CONFIG_COMMON_CLK_MT8192_VENCSYS) += clk-mt8192-venc.o obj-$(CONFIG_COMMON_CLK_MT8516) += clk-mt8516.o obj-$(CONFIG_COMMON_CLK_MT8516_AUDSYS) += clk-mt8516-aud.o diff --git a/drivers/clk/mediatek/clk-mt8192-venc.c b/drivers/clk/mediatek/clk-mt8192-venc.c new file mode 100644 index 000000000000..c0d867bff09e --- /dev/null +++ b/drivers/clk/mediatek/clk-mt8192-venc.c @@ -0,0 +1,53 @@ +// SPDX-License-Identifier: GPL-2.0-only +// +// Copyright (c) 2021 MediaTek Inc. +// Author: Chun-Jie Chen + +#include +#include +#include + +#include "clk-mtk.h" +#include "clk-gate.h" + +#include + +static const struct mtk_gate_regs venc_cg_regs = { + .set_ofs = 0x4, + .clr_ofs = 0x8, + .sta_ofs = 0x0, +}; + +#define GATE_VENC(_id, _name, _parent, _shift) \ + GATE_MTK(_id, _name, _parent, &venc_cg_regs, _shift, &mtk_clk_gate_ops_setclr_inv) + +static const struct mtk_gate venc_clks[] = { + GATE_VENC(CLK_VENC_SET0_LARB, "venc_set0_larb", "venc_sel", 0), + GATE_VENC(CLK_VENC_SET1_VENC, "venc_set1_venc", "venc_sel", 4), + GATE_VENC(CLK_VENC_SET2_JPGENC, "venc_set2_jpgenc", "venc_sel", 8), + GATE_VENC(CLK_VENC_SET5_GALS, "venc_set5_gals", "venc_sel", 28), +}; + +static const struct mtk_clk_desc venc_desc = { + .clks = venc_clks, + .num_clks = ARRAY_SIZE(venc_clks), +}; + +static const struct of_device_id of_match_clk_mt8192_venc[] = { + { + .compatible = "mediatek,mt8192-vencsys", + .data = &venc_desc, + }, { + /* sentinel */ + } +}; + +static struct platform_driver clk_mt8192_venc_drv = { + .probe = mtk_clk_simple_probe, + .driver = { + .name = "clk-mt8192-venc", + .of_match_table = of_match_clk_mt8192_venc, + }, +}; + +builtin_platform_driver(clk_mt8192_venc_drv); -- 2.18.0