Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp3474009pxv; Sun, 4 Jul 2021 20:44:56 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxcckKMHfOySIlwPDotNFqAOmYZv8EZBEHOokGrIg0y3nt6oPLW4EYVkhqlfXwOKJakobMO X-Received: by 2002:a17:906:1701:: with SMTP id c1mr11485668eje.425.1625456696672; Sun, 04 Jul 2021 20:44:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625456696; cv=none; d=google.com; s=arc-20160816; b=w4u2LjVb2XCfdHh0YIbG2qz7R3uax1lPEXX530wWvtD3EalVpmmXuO4I509YXwombY IKKJRIV98fngVEKF+YVnIpr8AmLQFfjwFOmY/w8xYSyABaDJwLGNcSOhrl5dHmB80W/Z 4yCDGEScgKQ3SZ3+ft6YrJFcWvuZxY2BHqX8cSp7A62w+P+hekt5MxFBfUzGE3FDWJJx Ntx3PDbxwtDAE8zYsfJrilSycJ7M1lYLYVXwf7B7CQI/H+Ap+4jj0GpY6TFPuh66yCFz S3zItV+9j6613w3zdkthq/2QI8IhCuyreFK05VrEeX1pSE2vHpJupiFcm2HN1g+DGMnN VfrA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=FOxS8gMtcvDiaH9UMrfAKutjnUsrYOGmfeOQ5DCquOQ=; b=dOwpz6FQ9SCgvgDV5c9LE+wMl20EAK7KzlAqdzw+lp90Ltc1pEwQL8QOP/1nbXvNRf ucjJeYXqG1NeBkE45NMq6bmgfOjGWg7KD/+ilOrGs/CNTwvfw9buH69rH6qh4smuMEno 3YIbiqYnVsATA9NxZFr7trdGtEz1pvakCPRaEEqDHVUnnusYe0xAWEND/4n5Xo2rLc5q 2tWY9lJdfIVe1AY6G2vaIjA9OxA5Wf0HWVrQSqjavpgRM9EC/cysYUXIxBVfIgEAN7Fh NPOfAvs8mlHQ0HKTRdvXGb/EaQ09hJi171WURIU8awqmo+d2I5a1moDbkCn8epbBujs6 dqpA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id el22si10390707ejc.540.2021.07.04.20.44.34; Sun, 04 Jul 2021 20:44:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229924AbhGEDoQ (ORCPT + 99 others); Sun, 4 Jul 2021 23:44:16 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:39071 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S229893AbhGEDoO (ORCPT ); Sun, 4 Jul 2021 23:44:14 -0400 X-UUID: 9682d60d89e04021918133af28b05aff-20210705 X-UUID: 9682d60d89e04021918133af28b05aff-20210705 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 429673933; Mon, 05 Jul 2021 11:41:35 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs06n1.mediatek.inc (172.21.101.129) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Mon, 5 Jul 2021 11:41:34 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 5 Jul 2021 11:41:33 +0800 From: Chun-Jie Chen To: Matthias Brugger , Stephen Boyd , Nicolas Boichat , Rob Herring CC: , , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [v12 05/20] clk: mediatek: Fix asymmetrical PLL enable and disable control Date: Mon, 5 Jul 2021 11:38:09 +0800 Message-ID: <20210705033824.1934-6-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210705033824.1934-1-chun-jie.chen@mediatek.com> References: <20210705033824.1934-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In fact, the en_mask is a combination of divider enable mask and pll enable bit(bit0). Before this patch, we enabled both divider mask and bit0 in prepare(), but only cleared the bit0 in unprepare(). In the future, we hope en_mask will only be used as divider enable mask. The enable register(CON0) will be set in 2 steps: first is divider mask, and then bit0 during prepare(), and vice versa. But considering backward compatibility, at this stage we allow en_mask to be a combination or a pure divider enable mask. And then we will make en_mask a pure divider enable mask in another following patch series. Reviewed-by: Ikjoon Jang Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- drivers/clk/mediatek/clk-pll.c | 20 ++++++++++++++++---- 1 file changed, 16 insertions(+), 4 deletions(-) diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c index f440f2cd0b69..11ed5d1d1c36 100644 --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -238,6 +238,7 @@ static int mtk_pll_prepare(struct clk_hw *hw) { struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); u32 r; + u32 div_en_mask; r = readl(pll->pwr_addr) | CON0_PWR_ON; writel(r, pll->pwr_addr); @@ -247,10 +248,15 @@ static int mtk_pll_prepare(struct clk_hw *hw) writel(r, pll->pwr_addr); udelay(1); - r = readl(pll->base_addr + REG_CON0); - r |= pll->data->en_mask; + r = readl(pll->base_addr + REG_CON0) | CON0_BASE_EN; writel(r, pll->base_addr + REG_CON0); + div_en_mask = pll->data->en_mask & ~CON0_BASE_EN; + if (div_en_mask) { + r = readl(pll->base_addr + REG_CON0) | div_en_mask; + writel(r, pll->base_addr + REG_CON0); + } + __mtk_pll_tuner_enable(pll); udelay(20); @@ -268,6 +274,7 @@ static void mtk_pll_unprepare(struct clk_hw *hw) { struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); u32 r; + u32 div_en_mask; if (pll->data->flags & HAVE_RST_BAR) { r = readl(pll->base_addr + REG_CON0); @@ -277,8 +284,13 @@ static void mtk_pll_unprepare(struct clk_hw *hw) __mtk_pll_tuner_disable(pll); - r = readl(pll->base_addr + REG_CON0); - r &= ~CON0_BASE_EN; + div_en_mask = pll->data->en_mask & ~CON0_BASE_EN; + if (div_en_mask) { + r = readl(pll->base_addr + REG_CON0) & ~div_en_mask; + writel(r, pll->base_addr + REG_CON0); + } + + r = readl(pll->base_addr + REG_CON0) & ~CON0_BASE_EN; writel(r, pll->base_addr + REG_CON0); r = readl(pll->pwr_addr) | CON0_ISO_EN; -- 2.18.0