Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp4519895pxv; Tue, 6 Jul 2021 02:59:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyYMVe+UYCcR9XCX468CcVEoW6NLbj2Ixm1f8Fl3JbZZOkQO5nFLAy8K3EiutR89lBkKWvI X-Received: by 2002:a17:906:26c7:: with SMTP id u7mr17434317ejc.211.1625565539837; Tue, 06 Jul 2021 02:58:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625565539; cv=none; d=google.com; s=arc-20160816; b=OoA2fPGCc+9aP18SaNkNZS/vimLIRoIvQnwmEGQCDuRvZPxAr8ZwM4hVE1LY1x62tz ZmeV2CZbgYvLTaeXaW38MvAumE2uFNjLOw++Grhpi4vReSEbhwd3YDlwcyYhWULStgW/ uYahi+rjK8Z3y0L6wB5lUs+ktybsq1t0uVEDQ7RrNUXM2IwxmYShmQSbeKW9qkPeXTBs 3L+alvSg+7sg+d908SUBwunco5D2ZHzKIDU7+s2ES9Y490DSOpACu8Ft2Z1emv157XH2 3rEVV6o+ZOTivu85G4DwGmYcHRFISKESLLbvmbdxlY9opFGOmbnpSwcLliYFTEo0tVF6 uwEQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=nKXffmRlwL6nKSQtjk4L66pOiwRdYL1/xKd5vhj6SqA=; b=WpxVFqAPEFV2ZDuCu3FjQqk7RFyrAPMcFGcmkdy2JxKscXD5JG0SugXFGNFMZjo1y2 2ZCB5WE8fnfzKsV1/wOedPrEikmv29erpw/2pqC48bYePUnbRJUEdltXp4SXAlDdVdMx daHlaiIfmnmXEqOne7QYT9uCUfmwvV3JANNvL7oxQEGUiPaDDOOBjk8zARGgohXvF4M2 bysvvM+vaVHybRjlFKEdkk1fnISo1dDn7yc9xvSUwi2QfMrm36b0ZpAWJnhAteDsA5GA oTQA2cnbW946NTjtU1hawkGoHXw4vfnCkBHMuex8UUrh67Wxk1mhC8xUrKeVIsJ6ZTLC fYRQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m24si13782489edv.261.2021.07.06.02.58.36; Tue, 06 Jul 2021 02:58:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231308AbhGFJ7h (ORCPT + 99 others); Tue, 6 Jul 2021 05:59:37 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:46351 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231282AbhGFJ7a (ORCPT ); Tue, 6 Jul 2021 05:59:30 -0400 X-UUID: 22706eac55474611956e9b73130593d4-20210706 X-UUID: 22706eac55474611956e9b73130593d4-20210706 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 458121396; Tue, 06 Jul 2021 17:56:48 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 6 Jul 2021 17:56:46 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 6 Jul 2021 17:56:46 +0800 From: Chun-Jie Chen To: Matthias Brugger , Rob Herring , Nicolas Boichat CC: , , , , , , Weiyi Lu , Chun-Jie Chen Subject: [v5 2/2] arm64: dts: mediatek: Correct UART0 bus clock of MT8192 Date: Tue, 6 Jul 2021 17:56:14 +0800 Message-ID: <20210706095614.25603-3-chun-jie.chen@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210706095614.25603-1-chun-jie.chen@mediatek.com> References: <20210706095614.25603-1-chun-jie.chen@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org infra_uart0 clock is the real one what uart0 uses as bus clock. Signed-off-by: Weiyi Lu Signed-off-by: Chun-Jie Chen --- no change --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index c7c7d4e017ae..9810f1d441da 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -327,7 +327,7 @@ "mediatek,mt6577-uart"; reg = <0 0x11002000 0 0x1000>; interrupts = ; - clocks = <&clk26m>, <&clk26m>; + clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>; clock-names = "baud", "bus"; status = "disabled"; }; -- 2.18.0