Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp21288pxv; Wed, 7 Jul 2021 19:11:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyCFRobtw8VdDKyBKDUVNgvjJdevj7XGAff+xgALOeBVDVemrnWxkzUpzGl2iWHGduqodDy X-Received: by 2002:a17:906:4a05:: with SMTP id w5mr9018868eju.2.1625710311207; Wed, 07 Jul 2021 19:11:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625710311; cv=none; d=google.com; s=arc-20160816; b=DjQtIFtSg+MvQsSg8088oBJwL4t4YtAV02kWsFU3hMqhJdxdlohlBysm0rdeUwI6N4 c+CA2HQfcovaWXxrG6t8O56oanJXLq/PTEIgQ2w44r6V2g5QWXKqJ4H3AMeGlLIBraKr y7WJ2yWuixgL5fsZ1MG5OQxGZDU7Y7SGe0rwWgPcJ31c30oUBC74SvUE9LrvRUKM201X 5OumC3LigLMDzZHzDUthO9w7bE7IuH3q7HlRhtOiycnu1OTfxhxORneeh498dkqOn5oO 40BaLBtkZ7m3WW9TzWYlNwqS3FCNQ00ZXkUSbOGBcVRozB7JBSxqcp6GbtaCbPDARvRO 7RSQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=VVsIjl2ZE45MzIY8dT63Mdp2ml92DKSXR7ppTJSYvmI=; b=nbzuxSwCmakQt2JDeDSN74ILxu9Tnwa36Y7OithtsNhYywB5W1onWgv8UlzX9G0GcL aXO9tzYW1PkAgujXh2ppJukhsW0/di24frG6wSuim4x3qOT7n+5fa8XVHGk2A1rpzWLN fDcuLQwKWNqbsq+vaclmCQNM1QxBQL4ahAmrsW3iHwfFKBGjwIsyBWIxB7wbJHgYMKzb r7SmO55S5pHob1+xsRIIDOe7otg5Bpj6UCt7Q8X8thGfJLusTU35CcZZXOsPAh8i5oBf oocHf0u35NgkICQH09PGMYUEZYW5/Aze1ZJqH5xPbHIK/BkpC8QS/m6jNFLg31cGxUWY Bfdg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p4si1068113edq.225.2021.07.07.19.11.28; Wed, 07 Jul 2021 19:11:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230404AbhGHCNK (ORCPT + 99 others); Wed, 7 Jul 2021 22:13:10 -0400 Received: from mga06.intel.com ([134.134.136.31]:51876 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230401AbhGHCNI (ORCPT ); Wed, 7 Jul 2021 22:13:08 -0400 X-IronPort-AV: E=McAfee;i="6200,9189,10038"; a="270542039" X-IronPort-AV: E=Sophos;i="5.84,222,1620716400"; d="scan'208";a="270542039" Received: from orsmga007.jf.intel.com ([10.7.209.58]) by orsmga104.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 07 Jul 2021 19:10:27 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.84,222,1620716400"; d="scan'208";a="449770476" Received: from otcpl-manager.jf.intel.com (HELO localhost.localdomain) ([10.54.39.234]) by orsmga007.jf.intel.com with ESMTP; 07 Jul 2021 19:10:26 -0700 From: Gayatri Kammela To: platform-driver-x86@vger.kernel.org Cc: mgross@linux.intel.com, hdegoede@redhat.com, irenic.rajneesh@gmail.com, andriy.shevchenko@linux.intel.com, vicamo.yang@canonical.com, srinivas.pandruvada@intel.com, david.e.box@intel.com, linux-kernel@vger.kernel.org, tamar.mashiah@intel.com, gregkh@linuxfoundation.org, rajatja@google.com, Gayatri Kammela Subject: [PATCH v2 2/5] platform/x86/intel: intel_pmc_core: Add Alderlake support to pmc_core driver Date: Wed, 7 Jul 2021 19:07:22 -0700 Message-Id: <9569f629fdcb7822b4bde1ddfad19cdb803aa3d3.1625709047.git.gayatri.kammela@intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add Alder Lake client and mobile support to pmc_core driver. Cc: Srinivas Pandruvada Cc: Andy Shevchenko Cc: David Box Tested-by: You-Sheng Yang Reviewed-by: Hans de Goede Signed-off-by: Gayatri Kammela --- .../platform/x86/intel/pmc/intel_pmc_core.c | 68 +++++++++++++++++++ .../platform/x86/intel/pmc/intel_pmc_core.h | 2 + 2 files changed, 70 insertions(+) diff --git a/drivers/platform/x86/intel/pmc/intel_pmc_core.c b/drivers/platform/x86/intel/pmc/intel_pmc_core.c index b0e486a6bdfb..441018e3ce96 100644 --- a/drivers/platform/x86/intel/pmc/intel_pmc_core.c +++ b/drivers/platform/x86/intel/pmc/intel_pmc_core.c @@ -645,6 +645,73 @@ static void pmc_core_get_tgl_lpm_reqs(struct platform_device *pdev) ACPI_FREE(out_obj); } +/* Alder Lake: PGD PFET Enable Ack Status Register(s) bitmap */ +static const struct pmc_bit_map adl_pfear_map[] = { + {"SPI/eSPI", BIT(2)}, + {"XHCI", BIT(3)}, + {"SPA", BIT(4)}, + {"SPB", BIT(5)}, + {"SPC", BIT(6)}, + {"GBE", BIT(7)}, + + {"SATA", BIT(0)}, + {"HDA_PGD0", BIT(1)}, + {"HDA_PGD1", BIT(2)}, + {"HDA_PGD2", BIT(3)}, + {"HDA_PGD3", BIT(4)}, + {"SPD", BIT(5)}, + {"LPSS", BIT(6)}, + + {"SMB", BIT(0)}, + {"ISH", BIT(1)}, + {"ITH", BIT(3)}, + + {"XDCI", BIT(1)}, + {"DCI", BIT(2)}, + {"CSE", BIT(3)}, + {"CSME_KVM", BIT(4)}, + {"CSME_PMT", BIT(5)}, + {"CSME_CLINK", BIT(6)}, + {"CSME_PTIO", BIT(7)}, + + {"CSME_USBR", BIT(0)}, + {"CSME_SUSRAM", BIT(1)}, + {"CSME_SMT1", BIT(2)}, + {"CSME_SMS2", BIT(4)}, + {"CSME_SMS1", BIT(5)}, + {"CSME_RTC", BIT(6)}, + {"CSME_PSF", BIT(7)}, + + {"CNVI", BIT(3)}, + + {"HDA_PGD4", BIT(2)}, + {"HDA_PGD5", BIT(3)}, + {"HDA_PGD6", BIT(4)}, + {} +}; + +static const struct pmc_bit_map *ext_adl_pfear_map[] = { + /* + * Check intel_pmc_core_ids[] users of cnp_reg_map for + * a list of core SoCs using this. + */ + adl_pfear_map, + NULL +}; + +static const struct pmc_reg_map adl_reg_map = { + .pfear_sts = ext_adl_pfear_map, + .slp_s0_offset = ADL_PMC_SLP_S0_RES_COUNTER_OFFSET, + .slp_s0_res_counter_step = TGL_PMC_SLP_S0_RES_COUNTER_STEP, + .msr_sts = msr_map, + .ltr_ignore_offset = CNP_PMC_LTR_IGNORE_OFFSET, + .regmap_length = CNP_PMC_MMIO_REG_LEN, + .ppfear0_offset = CNP_PMC_HOST_PPFEAR0A, + .ppfear_buckets = CNP_PPFEAR_NUM_ENTRIES, + .pm_cfg_offset = CNP_PMC_PM_CFG_OFFSET, + .pm_read_disable_bit = CNP_PMC_READ_DISABLE_BIT, +}; + static inline u32 pmc_core_reg_read(struct pmc_dev *pmcdev, int reg_offset) { return readl(pmcdev->regbase + reg_offset); @@ -1574,6 +1641,7 @@ static const struct x86_cpu_id intel_pmc_core_ids[] = { X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &icl_reg_map), X86_MATCH_INTEL_FAM6_MODEL(ROCKETLAKE, &tgl_reg_map), X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE_L, &tgl_reg_map), + X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE, &adl_reg_map), {} }; diff --git a/drivers/platform/x86/intel/pmc/intel_pmc_core.h b/drivers/platform/x86/intel/pmc/intel_pmc_core.h index e8dae9c6c45f..c0ca20b32c6b 100644 --- a/drivers/platform/x86/intel/pmc/intel_pmc_core.h +++ b/drivers/platform/x86/intel/pmc/intel_pmc_core.h @@ -197,6 +197,8 @@ enum ppfear_regs { #define TGL_NUM_IP_IGN_ALLOWED 23 #define TGL_PMC_LPM_RES_COUNTER_STEP_X2 61 /* 30.5us * 2 */ +#define ADL_PMC_SLP_S0_RES_COUNTER_OFFSET 0x1098 + /* * Tigerlake Power Management Controller register offsets */ -- 2.25.1