Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp413892pxv; Fri, 9 Jul 2021 00:40:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwO2yBkL9CakHReubW72Fzl7g5z1OHJY94rKSiRmLEaSuzJcPb1acSlvXdbiCuGI00XCkkO X-Received: by 2002:a92:dc4f:: with SMTP id x15mr7597253ilq.64.1625816420966; Fri, 09 Jul 2021 00:40:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1625816420; cv=none; d=google.com; s=arc-20160816; b=Lxz3dMdfWnppgFOSyEhCxFJDtfOcAOQTTREpZ3h3RdP3sxLxJyl+4yxsO63Qv+SzfF 09b45oHHbPi1NC634LlkGTFKwBc/MDnuOyoyu+O1p+rZRDqtgDkLGLfYCjYMExuCCLvR OvoVBG2UZ8F3ZvUNk3STo7bCGuNl2wSBvQdjeyTvXoU7F7y8vHICS+HDvClmjE5kpC2u AxFyA9POvVztlu7G6ZeytBdZaHEsBGLQuQan44qalGXa3D6cRO8Dp7Vx68RQUA4pDYxO QemgDezM3urzTipb5j7f2ye6eB+Lazb0nkzUlInnptzy6PhXruy7XAxhVSnNT47mebuX RO7A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=poG9DM70zKHEYf0m/8IyHl6iXSQpvWjS6fPRUnqcYS0=; b=iapHLLv1KuhDzATpkZkKd/ZfR2ib7+LeZpeyOisK2m2UqGeSJGz8+GVw7B0grrlMjg OdnNXlsg2mCNIrnr2x3hsbSqtxAAf6nIZIGeT5I0mbsaBUQCqRZjK0e/Gasunim2TEd3 s6EZeCyhAHzo2rfyFHkl5AViSzpb5+oSZc252S15o+Jhz1wPgoobe7YcAZ6Lggj4Y4+d Jt0Ay0mpByaPK4uoJwc4t1ELsepEt4UmW3G5TVKq8YmxFElTJGbFbkDrdht4FXMVdleU vrvKysBcyXnyfv6PKxYumOj8G7/OZzmVrI1JRnyUSxiSREeak1bEtBsTocYKNkRK6PZk dmXQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g17si4818655ilc.133.2021.07.09.00.40.07; Fri, 09 Jul 2021 00:40:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231299AbhGIHkm (ORCPT + 99 others); Fri, 9 Jul 2021 03:40:42 -0400 Received: from muru.com ([72.249.23.125]:39308 "EHLO muru.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230121AbhGIHkl (ORCPT ); Fri, 9 Jul 2021 03:40:41 -0400 Received: from hillo.muru.com (localhost [127.0.0.1]) by muru.com (Postfix) with ESMTP id D566B81AC; Fri, 9 Jul 2021 07:38:11 +0000 (UTC) From: Tony Lindgren To: stable@vger.kernel.org Cc: linux-kernel@vger.kernel.org, linux-omap@vger.kernel.org, Daniel Lezcano , Keerthy , Tero Kristo Subject: [Backport for 4.19.y PATCH 3/4] clocksource/drivers/timer-ti-dm: Prepare to handle dra7 timer wrap issue Date: Fri, 9 Jul 2021 10:37:44 +0300 Message-Id: <20210709073745.13916-3-tony@atomide.com> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210709073745.13916-1-tony@atomide.com> References: <20210709073745.13916-1-tony@atomide.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org commit 3efe7a878a11c13b5297057bfc1e5639ce1241ce upstream. There is a timer wrap issue on dra7 for the ARM architected timer. In a typical clock configuration the timer fails to wrap after 388 days. To work around the issue, we need to use timer-ti-dm timers instead. Let's prepare for adding support for percpu timers by adding a common dmtimer_clkevt_init_common() and call it from __omap_sync32k_timer_init(). This patch makes no intentional functional changes. Cc: Daniel Lezcano Cc: Keerthy Cc: Tero Kristo [tony@atomide.com: backported to 4.19.y] Signed-off-by: Tony Lindgren --- arch/arm/mach-omap2/timer.c | 34 +++++++++++++++++++--------------- 1 file changed, 19 insertions(+), 15 deletions(-) diff --git a/arch/arm/mach-omap2/timer.c b/arch/arm/mach-omap2/timer.c --- a/arch/arm/mach-omap2/timer.c +++ b/arch/arm/mach-omap2/timer.c @@ -368,18 +368,21 @@ void tick_broadcast(const struct cpumask *mask) } #endif -static void __init omap2_gp_clockevent_init(int gptimer_id, - const char *fck_source, - const char *property) +static void __init dmtimer_clkevt_init_common(struct dmtimer_clockevent *clkevt, + int gptimer_id, + const char *fck_source, + unsigned int features, + const struct cpumask *cpumask, + const char *property, + int rating, const char *name) { - struct dmtimer_clockevent *clkevt = &clockevent; struct omap_dm_timer *timer = &clkevt->timer; int res; timer->id = gptimer_id; timer->errata = omap_dm_timer_get_errata(); - clkevt->dev.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; - clkevt->dev.rating = 300; + clkevt->dev.features = features; + clkevt->dev.rating = rating; clkevt->dev.set_next_event = omap2_gp_timer_set_next_event; clkevt->dev.set_state_shutdown = omap2_gp_timer_shutdown; clkevt->dev.set_state_periodic = omap2_gp_timer_set_periodic; @@ -397,19 +400,15 @@ static void __init omap2_gp_clockevent_init(int gptimer_id, &clkevt->dev.name, OMAP_TIMER_POSTED); BUG_ON(res); - clkevt->dev.cpumask = cpu_possible_mask; + clkevt->dev.cpumask = cpumask; clkevt->dev.irq = omap_dm_timer_get_irq(timer); - if (request_irq(timer->irq, omap2_gp_timer_interrupt, - IRQF_TIMER | IRQF_IRQPOLL, "gp_timer", clkevt)) - pr_err("Failed to request irq %d (gp_timer)\n", timer->irq); + if (request_irq(clkevt->dev.irq, omap2_gp_timer_interrupt, + IRQF_TIMER | IRQF_IRQPOLL, name, clkevt)) + pr_err("Failed to request irq %d (gp_timer)\n", clkevt->dev.irq); __omap_dm_timer_int_enable(timer, OMAP_TIMER_INT_OVERFLOW); - clockevents_config_and_register(&clkevt->dev, timer->rate, - 3, /* Timer internal resynch latency */ - 0xffffffff); - if (soc_is_am33xx() || soc_is_am43xx()) { clkevt->dev.suspend = omap_clkevt_idle; clkevt->dev.resume = omap_clkevt_unidle; @@ -559,7 +558,12 @@ static void __init __omap_sync32k_timer_init(int clkev_nr, const char *clkev_src { omap_clk_init(); omap_dmtimer_init(); - omap2_gp_clockevent_init(clkev_nr, clkev_src, clkev_prop); + dmtimer_clkevt_init_common(&clockevent, clkev_nr, clkev_src, + CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, + cpu_possible_mask, clkev_prop, 300, "clockevent"); + clockevents_config_and_register(&clockevent.dev, clockevent.timer.rate, + 3, /* Timer internal resynch latency */ + 0xffffffff); /* Enable the use of clocksource="gp_timer" kernel parameter */ if (use_gptimer_clksrc || gptimer) -- 2.32.0