Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp2828973pxv; Mon, 12 Jul 2021 02:59:02 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxl4t1a4wLSCl8VbwwKr6FDkQlrrWb//fAqq3vd9KNidRxClk49+hxpuJCicKqarGkz+mzq X-Received: by 2002:a92:b111:: with SMTP id t17mr38252840ilh.208.1626083941917; Mon, 12 Jul 2021 02:59:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626083941; cv=none; d=google.com; s=arc-20160816; b=ZsDBmpnTFsrE5vfk1+4qpQb7oP/gh0MHLggsn1iAM8z7Dl2rktX7SJZYw4b23EdCvO um+Cb+9xCRr1Of1F2gfa218fz8kVQeWyBql93jRsGqbxh+qPVePbgnFB1Q5ATnC32NSQ pFRprEZ5qF7o5GSMTwF3CNA7V4PHHdL+yz/sZauDqYG7ygQRkdWsJsB7DXyeFec9lld+ pJzAy0QHO343xeymj/VubcuhPr/87cDtKsq0DLWuFQniumAwLSjus44WhBRUj5ff6KJO ts1osHcwd/uoH0xkrVeidrAPqGKbLW+wKFyzar6F9z5t8I2XP8UZezP1AZzC0MUs4hys xRDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=XAteizBp62CmpLw6eecFnoNFersIJHTY3ToaeDCRY/I=; b=PlzhIZeTHdZcEX/EjjFaWmHib5Tuujh1ndMW+UlFaJ8X6UACZS9cwzgkzZpClB13sd /bYSUaiA0q9bUA05qfrTbdPR5lBb2MxlNIhsZWOwhfCLAxLIWteESO3MI2WoU0068yDH 4loAJpPxLtqT8WC8ODUE8MXzsin5Xh1jkVUR4Sk/jN7VJ/x9tL18yxqu66UyoaSS9xQi U4wgiMYlLmNEKjACDYmIe2btGYGBzF8Y1gW2L/3kHJjHHKp+BZsFgGZQPRiKhzixNakG xFlXxL6fhUP7flDrSxyHcvMzsP4GuR/Pp3VdCKDYdWJNua0eAIaU6v1Ae8gCeJjLbASm bOhA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=vgL06FUs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x7si5863632ilu.63.2021.07.12.02.58.50; Mon, 12 Jul 2021 02:59:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=vgL06FUs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241321AbhGLHAk (ORCPT + 99 others); Mon, 12 Jul 2021 03:00:40 -0400 Received: from mail.kernel.org ([198.145.29.99]:36944 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239105AbhGLGos (ORCPT ); Mon, 12 Jul 2021 02:44:48 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id BD7A5610D0; Mon, 12 Jul 2021 06:40:43 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626072044; bh=x7xcUJaBRSSGIbQgC8cB4JbYdA03PBjVsxQM16nR1BY=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=vgL06FUsYF3KaJ9iyGDjZeAf2BGA9d/McyWGjWrb7+J7TK6D5BbgGdp3a9tpbBgZL zWLd15k2azRqfGVI3Ai8FwGlfqxK4iUZn48JpmethIsH0WQW6Q5b2TZNxR7sORpZYj PNbWdBQrznulZRMdREJjZXfTQ3fejViwkAmJgapI= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Thierry Reding , Dmitry Osipenko , Sasha Levin Subject: [PATCH 5.10 329/593] clk: tegra30: Use 300MHz for video decoder by default Date: Mon, 12 Jul 2021 08:08:09 +0200 Message-Id: <20210712060921.970212421@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210712060843.180606720@linuxfoundation.org> References: <20210712060843.180606720@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Dmitry Osipenko [ Upstream commit 56bb7c28ad00e7bcfc851c4e183c42d148d3ad4e ] The 600MHz is a too high clock rate for some SoC versions for the video decoder hardware and this may cause stability issues. Use 300MHz for the video decoder by default, which is supported by all hardware versions. Fixes: ed1a2459e20c ("clk: tegra: Add Tegra20/30 EMC clock implementation") Acked-by: Thierry Reding Signed-off-by: Dmitry Osipenko Signed-off-by: Thierry Reding Signed-off-by: Sasha Levin --- drivers/clk/tegra/clk-tegra30.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/drivers/clk/tegra/clk-tegra30.c b/drivers/clk/tegra/clk-tegra30.c index 9cf249c344d9..31e752318a10 100644 --- a/drivers/clk/tegra/clk-tegra30.c +++ b/drivers/clk/tegra/clk-tegra30.c @@ -1248,7 +1248,7 @@ static struct tegra_clk_init_table init_table[] __initdata = { { TEGRA30_CLK_GR3D, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_GR3D2, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_PLL_U, TEGRA30_CLK_CLK_MAX, 480000000, 0 }, - { TEGRA30_CLK_VDE, TEGRA30_CLK_PLL_C, 600000000, 0 }, + { TEGRA30_CLK_VDE, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_SPDIF_IN_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, { TEGRA30_CLK_I2S0_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, { TEGRA30_CLK_I2S1_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, -- 2.30.2