Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp2836896pxv; Mon, 12 Jul 2021 03:09:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxObV1qHmLqKg6aWMQRfBdSPsXyzGMIM5NT9c/Z02aYAWxHRWwoiw48fItKh9z3E7UWXtRI X-Received: by 2002:a5d:8198:: with SMTP id u24mr2730083ion.81.1626084509788; Mon, 12 Jul 2021 03:08:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626084509; cv=none; d=google.com; s=arc-20160816; b=Pg3iW1bhjDvj/n2vIDw3rQYuERbiNBnZlkwqR39eJ/2/GTkq4oqgwugnaZ9ND3TiI3 Q28BD4gosBQKEortqpNe5Xri9wGLLOWiGG4OfSXRex+fDlm9k0YiqUy1TRwYD522Toho OrMDOt65eDUqQw/Qer3FqDkDETyM+oq9NAw2XjRIJPI7jXZZtQJFSCSU6ZchRQtiNDv5 RMhnHxMkMOB2C3DMOo6eJNmGRt1Zelyv2vKU21yEg2Zsi5elOW9OtnRAx0xKppx81Yab +EKvZFLGSHgKEbPayBbSIvaNa6CEV31egTK4FFqKdFLltfX8iieVGSFFNEWwj3NOAedz q4AA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=kbLxgMhZ+jSFfOSfWm5Di54rL8en+8C1k7gujcCRx+w=; b=htX6V8cu/qa6kf6WhyNgT69+u7d1gg4ZEnRq9Tl8InHGfRUfBd3nGngE/kbiqYehYj /PpwBHevoc3epi3n/iUT5XACafUMTcXs/SvUTT9M96OSJoaALQV5xXR4pdrBfI1xruTe 6fYTMiSjs+9Giz0O6X4TS0sgU/l9PMVQT+TyCjdC+h+MYR50QffHEYAdkESw0hVoAqaY XBNz10D+4hgo30JOpImnF9hOgOS/yaKaLTxFrs8/WVBvRCjdCsWrj5L7N0VkMJWt9zCE gKYykeCTjT9JJZloZGFkrGcyWjMXj1Q54OKDr6F2EeGa18GN9mNSi13D7fySEUS0OSuy a+lQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=soHq5FkL; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k15si282224jad.51.2021.07.12.03.08.18; Mon, 12 Jul 2021 03:08:29 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=soHq5FkL; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241973AbhGLHse (ORCPT + 99 others); Mon, 12 Jul 2021 03:48:34 -0400 Received: from mail.kernel.org ([198.145.29.99]:48966 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S240709AbhGLHOk (ORCPT ); Mon, 12 Jul 2021 03:14:40 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 8E34B610CD; Mon, 12 Jul 2021 07:11:24 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626073885; bh=LRyo0z9XixhqeLbRiOlXLBFxXwRmLmk/xctV13uYFM0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=soHq5FkL5oVA4Ibn3WpsuMwZN/TvDvGUv+z1PEU2Z3gdO/iGmsKId0IBBzfmPbu3R vlR0571RbiCBRi+p8HPeNv5vA+wFXOI+tf2q3SUsSGOXDnHLG8N6AycgfhiS0I0Ool x9YzWW3m31/rO8pmrHi8U1TBG0H6TUCH3YD7BtNI= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Thierry Reding , Dmitry Osipenko , Sasha Levin Subject: [PATCH 5.12 390/700] clk: tegra30: Use 300MHz for video decoder by default Date: Mon, 12 Jul 2021 08:07:53 +0200 Message-Id: <20210712061017.882452430@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210712060924.797321836@linuxfoundation.org> References: <20210712060924.797321836@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Dmitry Osipenko [ Upstream commit 56bb7c28ad00e7bcfc851c4e183c42d148d3ad4e ] The 600MHz is a too high clock rate for some SoC versions for the video decoder hardware and this may cause stability issues. Use 300MHz for the video decoder by default, which is supported by all hardware versions. Fixes: ed1a2459e20c ("clk: tegra: Add Tegra20/30 EMC clock implementation") Acked-by: Thierry Reding Signed-off-by: Dmitry Osipenko Signed-off-by: Thierry Reding Signed-off-by: Sasha Levin --- drivers/clk/tegra/clk-tegra30.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/drivers/clk/tegra/clk-tegra30.c b/drivers/clk/tegra/clk-tegra30.c index 16dbf83d2f62..a33688b2359e 100644 --- a/drivers/clk/tegra/clk-tegra30.c +++ b/drivers/clk/tegra/clk-tegra30.c @@ -1245,7 +1245,7 @@ static struct tegra_clk_init_table init_table[] __initdata = { { TEGRA30_CLK_GR3D, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_GR3D2, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_PLL_U, TEGRA30_CLK_CLK_MAX, 480000000, 0 }, - { TEGRA30_CLK_VDE, TEGRA30_CLK_PLL_C, 600000000, 0 }, + { TEGRA30_CLK_VDE, TEGRA30_CLK_PLL_C, 300000000, 0 }, { TEGRA30_CLK_SPDIF_IN_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, { TEGRA30_CLK_I2S0_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, { TEGRA30_CLK_I2S1_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 }, -- 2.30.2