Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp3884096pxv; Tue, 13 Jul 2021 06:09:18 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz4Z+RDsRw6BdhTMiEG2nnflmz47OaFo8UqlNce6gdRfVhsR5bRhTSrZMU/u+VCNn6t77dS X-Received: by 2002:a05:6638:34aa:: with SMTP id t42mr1180986jal.128.1626181758536; Tue, 13 Jul 2021 06:09:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626181758; cv=none; d=google.com; s=arc-20160816; b=MDp22c5RsoiiGc85fAS1/KoOX0JStk3JPdG6huXdu8PXRes0hgolxmdCxSsUonGuhX 4YPstgEpFoOvhp1c+WBrerTdSeb2JQH6APjWY5c/slGMfQ+UJTo5pVKBFZvVDyaGc+6I +Q2jv1PZE61tCYgARfchkTg4m7Ue2muFr2/XssMmcnbh0E+ldZHowdFuj1pNUr3sD6zJ XoKjy77FZNfMdObHKHV8o1aM3OeWqg/knaENN34Xiznh1R+Inidq8danEkGQMUjrWwGd c88OiACWQ2Rz7ROIXOVTmNrzGhf/x3uVHhSRpcxY2JiaUAx52raO1gbpfhk72jtREr9p SuAQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Lyim0eEMlMzpf2TTksokWoegGGpgV+YNxu+z186bpt8=; b=0PYM1CD54aT6YcucYnZZKnqOcoHw1JTkK/Bct82T6VkidfZHBDAmd8LO9tJ4qXQTjV 5Se9qNXgrwPSTQK9F1F1G4E38JgX+2eBWaX8PYhnwKPphphVNzrs5+0r46JlCALSd1Pw dPNcdVA8/qA3rVGM5bIMH+XIpi1pXJsIs/8fBmEV2PoifoUJ9vllDyV9chQOq1BMl0b2 m3NuAXS/uzj5BTOWViWBx5FzQkw2HPZL2xmiXgPvnmSEJDm8SK6GHP+djECdHgQD7+Ul Mebs2ACC3EiZXXS+c7SYiOlGlwQ+RaS89mFmNSThJpkaFBobQjmamIVJbM/FgvGssFDP +now== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=mCRvDhbq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b8si1760547jav.94.2021.07.13.06.09.02; Tue, 13 Jul 2021 06:09:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=mCRvDhbq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236617AbhGMNJg (ORCPT + 99 others); Tue, 13 Jul 2021 09:09:36 -0400 Received: from fllv0016.ext.ti.com ([198.47.19.142]:52362 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236624AbhGMNJc (ORCPT ); Tue, 13 Jul 2021 09:09:32 -0400 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id 16DD6Swa073741; Tue, 13 Jul 2021 08:06:28 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1626181588; bh=Lyim0eEMlMzpf2TTksokWoegGGpgV+YNxu+z186bpt8=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=mCRvDhbqLxeOPrP+wZVYT3eK9huUQCsarsAFUw5l9cTy6a4MXO9NaEYPemR109uD4 8FyyoHK4TUgxPOH4Ttc56M64DPTH0KhZG5pTAl2lT+HY6wRiQNzxkz0Px53omuk5A0 WNCQtXWGPWC4QaqUpr1x7tarpE7+mUnm088E9tNA= Received: from DLEE114.ent.ti.com (dlee114.ent.ti.com [157.170.170.25]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 16DD6SLA101319 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 13 Jul 2021 08:06:28 -0500 Received: from DLEE113.ent.ti.com (157.170.170.24) by DLEE114.ent.ti.com (157.170.170.25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2; Tue, 13 Jul 2021 08:06:28 -0500 Received: from fllv0040.itg.ti.com (10.64.41.20) by DLEE113.ent.ti.com (157.170.170.24) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2 via Frontend Transport; Tue, 13 Jul 2021 08:06:27 -0500 Received: from LT5CD112GSQZ.dhcp.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id 16DD5daJ109825; Tue, 13 Jul 2021 08:06:23 -0500 From: Apurva Nandan To: Miquel Raynal , Richard Weinberger , Vignesh Raghavendra , Mark Brown , Patrice Chotard , Boris Brezillon , , , CC: Apurva Nandan , Pratyush Yadav Subject: [PATCH 09/13] mtd: spinand: Add support for write volatile configuration register op Date: Tue, 13 Jul 2021 13:05:34 +0000 Message-ID: <20210713130538.646-10-a-nandan@ti.com> X-Mailer: git-send-email 2.31.1.windows.1 In-Reply-To: <20210713130538.646-1-a-nandan@ti.com> References: <20210713130538.646-1-a-nandan@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Volatile configuration register are a different set of configuration registers, i.e. they differ from the status registers. A different SPI instruction is required to write to these registers. Any changes to the Volatile Configuration Register get transferred directly to the Internal Configuration Register and instantly reflect on the device operation. In Winbond W35N01JW, these volatile configuration register must be configured in order to switch to Octal DTR SPI mode. Add support for writing to volatile configuration registers using a new WRITE_VCR_OP template. Datasheet: https://www.winbond.com/export/sites/winbond/datasheet/W35N01JW_Datasheet_Brief.pdf Signed-off-by: Apurva Nandan --- drivers/mtd/nand/spi/core.c | 2 +- drivers/mtd/nand/spi/winbond.c | 28 ++++++++++++++++++++++++++++ include/linux/mtd/spinand.h | 1 + 3 files changed, 30 insertions(+), 1 deletion(-) diff --git a/drivers/mtd/nand/spi/core.c b/drivers/mtd/nand/spi/core.c index 8711e887b795..f577e72da2c4 100644 --- a/drivers/mtd/nand/spi/core.c +++ b/drivers/mtd/nand/spi/core.c @@ -442,7 +442,7 @@ static void spinand_ondie_ecc_save_status(struct nand_device *nand, u8 status) engine_conf->status = status; } -static int spinand_write_enable_op(struct spinand_device *spinand) +int spinand_write_enable_op(struct spinand_device *spinand) { struct spi_mem_op op = SPINAND_WR_EN_DIS_OP(true); diff --git a/drivers/mtd/nand/spi/winbond.c b/drivers/mtd/nand/spi/winbond.c index 76684428354e..a7052a9ca171 100644 --- a/drivers/mtd/nand/spi/winbond.c +++ b/drivers/mtd/nand/spi/winbond.c @@ -7,6 +7,7 @@ * Boris Brezillon */ +#include #include #include #include @@ -114,6 +115,33 @@ static int winbond_spinand_init(struct spinand_device *spinand) return 0; } +static int winbond_write_vcr_op(struct spinand_device *spinand, u8 reg, u8 val) +{ + int ret; + struct spi_mem_op op = SPI_MEM_OP(SPI_MEM_OP_CMD(0x81, 1), + SPI_MEM_OP_ADDR(3, reg, 1), + SPI_MEM_OP_NO_DUMMY, + SPI_MEM_OP_DATA_OUT(1, spinand->scratchbuf, 1)); + + *spinand->scratchbuf = val; + + ret = spinand_write_enable_op(spinand); + if (ret) + return ret; + + ret = spi_mem_exec_op(spinand->spimem, &op); + if (ret) + return ret; + + /* + * Write VCR operation doesn't set the busy bit in SR, so can't perform + * a status poll. Minimum time of 50ns is needed to complete the write. + * So, give thrice the minimum required delay. + */ + ndelay(150); + return 0; +} + static const struct spinand_manufacturer_ops winbond_spinand_manuf_ops = { .init = winbond_spinand_init, }; diff --git a/include/linux/mtd/spinand.h b/include/linux/mtd/spinand.h index daa2ac5c3110..21a4e5adcd59 100644 --- a/include/linux/mtd/spinand.h +++ b/include/linux/mtd/spinand.h @@ -560,5 +560,6 @@ int spinand_match_and_init(struct spinand_device *spinand, int spinand_upd_cfg(struct spinand_device *spinand, u8 mask, u8 val); int spinand_select_target(struct spinand_device *spinand, unsigned int target); +int spinand_write_enable_op(struct spinand_device *spinand); #endif /* __LINUX_MTD_SPINAND_H */ -- 2.17.1