Received: by 2002:a05:6a10:f3d0:0:0:0:0 with SMTP id a16csp81340pxv; Wed, 14 Jul 2021 19:35:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyGLKIKpvdkL9fr74muKhUCLtZPqwRFMTMX9b3ypMmtzhnzDqVTvIX8buWWj1TIhqrEAgES X-Received: by 2002:a92:d44b:: with SMTP id r11mr763957ilm.217.1626316552661; Wed, 14 Jul 2021 19:35:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626316552; cv=none; d=google.com; s=arc-20160816; b=HI2iy0wwqh1ed9wrsg/FmCpBeE8CH1WCeehTWxA9LX8d4hUg0OhzutPPcewuX+YMeO gTuCllEKTvl2Mx71aVr+bZTVU/4ytaq78jZ1Nr2zm7VBzSjCt6xhTM0gh9CW0LwIBoGP TzlbxMbSRSOVNDnPZfcvkJSi9WDlxG9uZSqb51rEz5GvEZJHKuqoEPM/H/OZaBFBmEHL 9iKLEyMpSqD1bSAdWKf5gxRvgaHgQHkWuY4pDM3ineqw/0OhIwpculHAAknaW1nZmdYY as5My+xciWlYWffS0adwmI/jFHcZp1ZDlsZLjtt/DUoqkF8x5cBR1J6qMYA5NhsV46i+ UPjg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=T6Lew45yJqthyTDR0cR1yQICM/F0xvDvqa0Aold4DHA=; b=QMjRpC2YK6SfkqD48d3tt30cg2WbPHGkNoOufMhb9VR9qMmus9BK8zyEdPZqN5p9Ka scgv9M4DYbbuYdptQW/Qd9RGQH4nkirD/L7P6VABlitflEMzYktZHuEE5FOT2FPhJSnU DMBpKCFcAUQyo8g0IMQD0VRp7+6RRbwTPnH4MLxGeGIL5pZRmT4p4stwjZZgt5l8voxo E9+Y/sL8Yu+e6qyTz2mJsvBNb5QL0kvfCvUydlEFKs2VPepOUjzdz/dr9cT4yYw87MLs qgkl5A6UnrthBipojcW5fVr9WP8MVF04YVqJSfWiBFV+T5jQcx59r+Lf4okzx7TCY7Z6 o+4A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m13si4010978iln.153.2021.07.14.19.35.41; Wed, 14 Jul 2021 19:35:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236037AbhGOCdR (ORCPT + 99 others); Wed, 14 Jul 2021 22:33:17 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:54104 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S232846AbhGOCdL (ORCPT ); Wed, 14 Jul 2021 22:33:11 -0400 X-UUID: 6b9bb254f4394c02bf53b9c83c0936ab-20210715 X-UUID: 6b9bb254f4394c02bf53b9c83c0936ab-20210715 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 508659265; Thu, 15 Jul 2021 10:30:14 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 15 Jul 2021 10:30:13 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Thu, 15 Jul 2021 10:30:12 +0800 From: Kewei Xu To: CC: , , , , , , , , , , , , Subject: [PATCH 5/8] i2c: mediatek: Add OFFSET_EXT_CONF setting back Date: Thu, 15 Jul 2021 10:29:14 +0800 Message-ID: <1626316157-24935-6-git-send-email-kewei.xu@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1626316157-24935-1-git-send-email-kewei.xu@mediatek.com> References: <1626316157-24935-1-git-send-email-kewei.xu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In the commit be5ce0e97cc7 ("i2c: mediatek: Add i2c ac-timing adjust support"), we miss setting OFFSET_EXT_CONF register if i2c->dev_comp->timing_adjust is false, now add it back. Fixes: be5ce0e97cc7 ("i2c: mediatek: Add i2c ac-timing adjust support") Signed-off-by: Kewei Xu --- drivers/i2c/busses/i2c-mt65xx.c | 11 ++++++++++- 1 file changed, 10 insertions(+), 1 deletion(-) diff --git a/drivers/i2c/busses/i2c-mt65xx.c b/drivers/i2c/busses/i2c-mt65xx.c index ded94f9..fe3cea7 100644 --- a/drivers/i2c/busses/i2c-mt65xx.c +++ b/drivers/i2c/busses/i2c-mt65xx.c @@ -41,6 +41,8 @@ #define I2C_HANDSHAKE_RST 0x0020 #define I2C_FIFO_ADDR_CLR 0x0001 #define I2C_DELAY_LEN 0x0002 +#define I2C_ST_START_CON 0x8001 +#define I2C_FS_START_CON 0x1800 #define I2C_TIME_CLR_VALUE 0x0000 #define I2C_TIME_DEFAULT_VALUE 0x0003 #define I2C_WRRD_TRANAC_VALUE 0x0002 @@ -484,6 +486,7 @@ static void mtk_i2c_clock_disable(struct mtk_i2c *i2c) static void mtk_i2c_init_hw(struct mtk_i2c *i2c) { u16 control_reg; + u16 ext_conf_val; if (i2c->dev_comp->apdma_sync) { writel(I2C_DMA_WARM_RST, i2c->pdmabase + OFFSET_RST); @@ -518,8 +521,13 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c) if (i2c->dev_comp->ltiming_adjust) mtk_i2c_writew(i2c, i2c->ltiming_reg, OFFSET_LTIMING); + if (i2c->speed_hz <= I2C_MAX_STANDARD_MODE_FREQ) + ext_conf_val = I2C_ST_START_CON; + else + ext_conf_val = I2C_FS_START_CON; + if (i2c->dev_comp->timing_adjust) { - mtk_i2c_writew(i2c, i2c->ac_timing.ext, OFFSET_EXT_CONF); + ext_conf_val = i2c->ac_timing.ext; mtk_i2c_writew(i2c, i2c->ac_timing.inter_clk_div, OFFSET_CLOCK_DIV); mtk_i2c_writew(i2c, I2C_SCL_MIS_COMP_VALUE, @@ -544,6 +552,7 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c) OFFSET_HS_STA_STO_AC_TIMING); } } + mtk_i2c_writew(i2c, ext_conf_val, OFFSET_EXT_CONF); /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */ if (i2c->have_pmic) -- 1.9.1