Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp410506pxv; Thu, 15 Jul 2021 07:08:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzSFL0dmeqEMklaXJhOD84m6R0jOQMrF653PfzSJWYcsAZOGQGjg9RYlywOrBt/nd3t/D48 X-Received: by 2002:a92:c150:: with SMTP id b16mr2742677ilh.54.1626358097640; Thu, 15 Jul 2021 07:08:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626358097; cv=none; d=google.com; s=arc-20160816; b=tRlBT6t4Jjnw3jzkGHJ51qN5+zIOP/VfxeV+jhXK3gcilVZjsqCjiqQyXB20iItZH1 tGDw7lRJYajx+LNygSlYKWtr2SKYp8xZUgonONgvHAQkxJ1jWN25wCbFl74rQm215Eei vAsAygkzcn6w5skZVyv/jzw3v2Kbu9II6G81uTciEIN25BsX7BPgXnkAlKo2Ezlu1TsA 3aNEeW/lzYlRTxbkRZ8nj8XZrHJiUHHGEO0WHJvUgLepBsUb3yJ1ljKb2MPQF7rg38Hx mhzLYCdTdVPsoppg46L2jXtpxf/nvkIfirwveRIdLQYoNjs3E30E+j1cefI893/OlJdS QsFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=/DOZSNoFdP87HE+7Y1DKU+0bqgGazwA1KVOT8KNfV/M=; b=x75ZpoNhzqwLbMpF2rZ75qlJhDlCrbJ3ZmaXDQHNiR5BNMmuqia94/4YQo6JOX2yGt S+H8eVSPqmX6I0i6L+5reWtE0rp79mC5pLMHJ0ESqf0hY7vO8dUY/PeOUIUkS8K50D7/ n2xjX57tJBjyqTIJmyPB2SMw4QKFvcq990UJ/npu+tE9p2dclq3TN/LUyYpTho04M8YR 0b35oDDhjLc556xzAEi86qMzLac3ZXQ4SaIvNwer4ZQGspo6/UWzkEZAX7w972Bo1Tx4 0NjBUtYPh2DVH4A2czYzQ4SdJigG0bkBqMH8znFNbLlQuRqx0ImYWED6Q+yOmG8VdXje zq2A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a5si6793249ioq.24.2021.07.15.07.08.03; Thu, 15 Jul 2021 07:08:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236004AbhGOMQm (ORCPT + 99 others); Thu, 15 Jul 2021 08:16:42 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:40914 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S235960AbhGOMQl (ORCPT ); Thu, 15 Jul 2021 08:16:41 -0400 X-UUID: 034a65031a1e412f87e6b233594a55e2-20210715 X-UUID: 034a65031a1e412f87e6b233594a55e2-20210715 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1659994283; Thu, 15 Jul 2021 20:13:46 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 15 Jul 2021 20:13:44 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Thu, 15 Jul 2021 20:13:43 +0800 From: Yong Wu To: Krzysztof Kozlowski , Rob Herring , Matthias Brugger CC: Krzysztof Kozlowski , Joerg Roedel , Will Deacon , Robin Murphy , Tomasz Figa , , , , , , , , , , , , Subject: [PATCH v2 10/11] memory: mtk-smi: mt8195: Add initial setting for smi-common Date: Thu, 15 Jul 2021 20:12:08 +0800 Message-ID: <20210715121209.31024-11-yong.wu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210715121209.31024-1-yong.wu@mediatek.com> References: <20210715121209.31024-1-yong.wu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org To improve the performance, add initial setting for smi-common. some register use some fix setting(suggested from DE). Signed-off-by: Yong Wu --- drivers/memory/mtk-smi.c | 42 ++++++++++++++++++++++++++++++++++++---- 1 file changed, 38 insertions(+), 4 deletions(-) diff --git a/drivers/memory/mtk-smi.c b/drivers/memory/mtk-smi.c index 3c288716a378..c52bf02458ff 100644 --- a/drivers/memory/mtk-smi.c +++ b/drivers/memory/mtk-smi.c @@ -18,11 +18,19 @@ #include /* SMI COMMON */ +#define SMI_L1LEN 0x100 + #define SMI_BUS_SEL 0x220 #define SMI_BUS_LARB_SHIFT(larbid) ((larbid) << 1) /* All are MMU0 defaultly. Only specialize mmu1 here. */ #define F_MMU1_LARB(larbid) (0x1 << SMI_BUS_LARB_SHIFT(larbid)) +#define SMI_M4U_TH 0x234 +#define SMI_FIFO_TH1 0x238 +#define SMI_FIFO_TH2 0x23c +#define SMI_DCM 0x300 +#define SMI_DUMMY 0x444 + /* SMI LARB */ /* Below are about mmu enable registers, they are different in SoCs */ @@ -58,6 +66,13 @@ (_id << 8 | _id << 10 | _id << 12 | _id << 14); \ }) +#define SMI_COMMON_INIT_REGS_NR 6 + +struct mtk_smi_reg_pair { + unsigned int offset; + u32 value; +}; + enum mtk_smi_type { MTK_SMI_GEN1, MTK_SMI_GEN2, /* gen2 smi common */ @@ -74,6 +89,8 @@ static const char * const mtk_smi_larb_clks_optional[] = {"gals"}; struct mtk_smi_common_plat { enum mtk_smi_type type; u32 bus_sel; /* Balance some larbs to enter mmu0 or mmu1 */ + + const struct mtk_smi_reg_pair *init; }; struct mtk_smi_larb_gen { @@ -409,6 +426,15 @@ static struct platform_driver mtk_smi_larb_driver = { } }; +static const struct mtk_smi_reg_pair mtk_smi_common_mt8195_init[SMI_COMMON_INIT_REGS_NR] = { + {SMI_L1LEN, 0xb}, + {SMI_M4U_TH, 0xe100e10}, + {SMI_FIFO_TH1, 0x506090a}, + {SMI_FIFO_TH2, 0x506090a}, + {SMI_DCM, 0x4f1}, + {SMI_DUMMY, 0x1}, +}; + static const struct mtk_smi_common_plat mtk_smi_common_gen1 = { .type = MTK_SMI_GEN1, }; @@ -439,11 +465,13 @@ static const struct mtk_smi_common_plat mtk_smi_common_mt8195_vdo = { .type = MTK_SMI_GEN2, .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(3) | F_MMU1_LARB(5) | F_MMU1_LARB(7), + .init = mtk_smi_common_mt8195_init, }; static const struct mtk_smi_common_plat mtk_smi_common_mt8195_vpp = { .type = MTK_SMI_GEN2, .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(7), + .init = mtk_smi_common_mt8195_init, }; static const struct mtk_smi_common_plat mtk_smi_sub_common_mt8195 = { @@ -530,15 +558,21 @@ static int mtk_smi_common_remove(struct platform_device *pdev) static int __maybe_unused mtk_smi_common_resume(struct device *dev) { struct mtk_smi *common = dev_get_drvdata(dev); - u32 bus_sel = common->plat->bus_sel; - int ret; + const struct mtk_smi_reg_pair *init = common->plat->init; + u32 bus_sel = common->plat->bus_sel; /* default is 0 */ + int ret, i; ret = clk_bulk_prepare_enable(common->clk_num, common->clks); if (ret) return ret; - if (common->plat->type == MTK_SMI_GEN2 && bus_sel) - writel(bus_sel, common->base + SMI_BUS_SEL); + if (common->plat->type != MTK_SMI_GEN2) + return 0; + + for (i = 0; i < SMI_COMMON_INIT_REGS_NR && init && init[i].offset; i++) + writel_relaxed(init[i].value, common->base + init[i].offset); + + writel(bus_sel, common->base + SMI_BUS_SEL); return 0; } -- 2.18.0