Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp639023pxv; Thu, 15 Jul 2021 12:10:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxZksBSvOctVNqI6+VHqiH0okJh3f8Kh4PhcKGJitIxxkn8qqc+/pxdXopubH+MoFjdXK8N X-Received: by 2002:a05:6602:140e:: with SMTP id t14mr4357891iov.42.1626376235238; Thu, 15 Jul 2021 12:10:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626376235; cv=none; d=google.com; s=arc-20160816; b=L7Tru2YQjgCDRcXudt5bCS6Wpc10mA/sOIcEv19iEf9zn6rRTnSZj3FrjB4Ww2tPmh 0zn1uhMTVcG9kCOIbJ2uIyD/ULs7U+6ZO7BA7sMywIguZl62EbpHnjq1fjr83Q7pg46d +BTCI1cDG6mmWmqcLUCUQxaKdLFqk/AzzEqG61XGZB1hU6KJXJ4qmSWF1J62ZDy0GkbP jOqhEckzZTqmwRWAdSYUNvIGO9kV8c86HCVdzby6dYjYf2kAlKZLfXC+z+zKNg/4Cfm4 rLvWxxelqYQPIq5ikXiemBcB2OlttvX4AZR+YGLpaShYl6XhaTokzfMEcwJFe0vBA1zF 1CrQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=zxwJredlmTmlniAHBudXim98w6jIZLQeWAq3c1kC9NI=; b=Ql/hZO4utavHWLzlSwZFye1tINrpkdyBdQKuZ46QVZw2qqET6o/YDw+gsWMG4mtojP GcULFyhhOtlA2ZTjRTshxOSs0HOh7t+Mb1v3z5Uec5226Gd2jgCYlk/67ZyezU1whLH5 St1EJexzA0p+F2XXCvbdWUskPq5HYSzRe6IY/UJVnyOQRsvqyqVyEkZzXA5dbnHWimCd bMhEBe84vHw8rLoMKd86oy8KMZLASXHS6e2wJUqwVcMJENbhTgi2K+uPEv+c3lcnbGB2 3Wnz6siXaZS+HvkAclQ5d7noLtDHBzX8xnOHnSVQcyJxe+4JsJwPlN9E0wkJxxeCodte RkTw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=YsogW0LC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x1si8393512jan.58.2021.07.15.12.10.22; Thu, 15 Jul 2021 12:10:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=YsogW0LC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S243047AbhGOTJY (ORCPT + 99 others); Thu, 15 Jul 2021 15:09:24 -0400 Received: from mail.kernel.org ([198.145.29.99]:34632 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241406AbhGOS6I (ORCPT ); Thu, 15 Jul 2021 14:58:08 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id C568360D07; Thu, 15 Jul 2021 18:55:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626375315; bh=9PUz2JEzNqP8FPrrAIuHzZWbBfeElfuJOzxMMKfDIaU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=YsogW0LCtokkkamP+w3ugWbgLtGUHbzh9Ni33M1JX6PixCH+VwSs9w+H3uHorPcow +rJvwofp8QIoBWFgdq5kTjBGO9AlHC1xc8ikuzIZvPasDg1J21p667WIisT71wl33i MCH5oAQpNXl7tVz+HFoLYUJAiyzuFi9H/4edrbVU= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Kuninori Morimoto , Geert Uytterhoeven , Sasha Levin Subject: [PATCH 5.12 035/242] clk: renesas: r8a77995: Add ZA2 clock Date: Thu, 15 Jul 2021 20:36:37 +0200 Message-Id: <20210715182558.164077378@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210715182551.731989182@linuxfoundation.org> References: <20210715182551.731989182@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kuninori Morimoto [ Upstream commit 790c06cc5df263cdaff748670cc65958c81b0951 ] R-Car D3 ZA2 clock is from PLL0D3 or S0, and it can be controlled by ZA2CKCR. It is needed for R-Car Sound, but is not used so far. Using default settings is very enough at this point. This patch adds it by DEF_FIXED(). Signed-off-by: Kuninori Morimoto Link: https://lore.kernel.org/r/87pmxclrmy.wl-kuninori.morimoto.gx@renesas.com Signed-off-by: Geert Uytterhoeven Signed-off-by: Sasha Levin --- drivers/clk/renesas/r8a77995-cpg-mssr.c | 1 + 1 file changed, 1 insertion(+) diff --git a/drivers/clk/renesas/r8a77995-cpg-mssr.c b/drivers/clk/renesas/r8a77995-cpg-mssr.c index 9cfd00cf4e69..81c0bc1e78af 100644 --- a/drivers/clk/renesas/r8a77995-cpg-mssr.c +++ b/drivers/clk/renesas/r8a77995-cpg-mssr.c @@ -75,6 +75,7 @@ static const struct cpg_core_clk r8a77995_core_clks[] __initconst = { DEF_RATE(".oco", CLK_OCO, 8 * 1000 * 1000), /* Core Clock Outputs */ + DEF_FIXED("za2", R8A77995_CLK_ZA2, CLK_PLL0D3, 2, 1), DEF_FIXED("z2", R8A77995_CLK_Z2, CLK_PLL0D3, 1, 1), DEF_FIXED("ztr", R8A77995_CLK_ZTR, CLK_PLL1, 6, 1), DEF_FIXED("zt", R8A77995_CLK_ZT, CLK_PLL1, 4, 1), -- 2.30.2