Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp712783pxv; Thu, 15 Jul 2021 14:11:23 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzsQnqeePnhWcLcrqdDc5twklgOHjYLMIBGEaeLrqsTN6bhxQGzY9fX4d4JFDehz+BXKMeB X-Received: by 2002:a17:906:e117:: with SMTP id gj23mr7715061ejb.131.1626383483648; Thu, 15 Jul 2021 14:11:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626383483; cv=none; d=google.com; s=arc-20160816; b=y/FQKyYD9VerOTk+D1QGKJQc33FPZYYDeGcuu9yt2GbBCB3NDiWWpzGa4FwHaNoH+u t5d/yPYCqZ5p8+duVQsstrtpj25pBjnETHS0AMLjWm6U+VhwI+ea1xU/hx6KpCYNLGKR J6EONmReci3bcX70/I5JGGUHqbDyjTITlcHdLYFAxBAe07vPV7fgC4uOmVMuj0ZAFJgk DH/ogssZY1n07M+oTtK3qg1PRpDsY4gk/3iCiXIynfOWv3v7BqGDQyynfnynf6LeLnNn 6qmwEQrPcvSSTbQzyPltuuFPHTAdUM+dEmyBs4kNcDzTZyErSagB+ARrdQ4T3x7gYUhH U1aA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=c35+o5HvwhXO6s6tjaLeaAdcnPXPPM1IV4stc+YbAmI=; b=IaBn51hXEiTjZx5+sbQanJaZ1IuJFD6wxL967jDeqxsBrty7pUigfIhGB2EBeIs9EY KcT7hWVmrzGPeI4EMtdLbxAfXC5SJoey0JVILtb+sK2UD+4mnx/sVRNrjrLSQxMdo0cK vKBbfNCelgC1aJpuhWmuYvQ8ShdjMhcVc46LT/+di8o+jSTekXxmqQoG7HH/vjhH4QWh /kkJjzB0+eaWbtmOgqNC3xPQ2ilbaeFA8m20HpUjkGwy1hMbem8MiiK4N/RmaqXcYeg/ 39+KddrXn4gvx1ceXXkxTDR0qNYjZN/bOS82Y1zTE3k4w7l6FpLJ0ReBkUkigU/fJch8 oObg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=QGETh4ke; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a2si8095396edb.549.2021.07.15.14.10.59; Thu, 15 Jul 2021 14:11:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=QGETh4ke; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S243250AbhGOTV1 (ORCPT + 99 others); Thu, 15 Jul 2021 15:21:27 -0400 Received: from mail.kernel.org ([198.145.29.99]:38918 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S242718AbhGOTFc (ORCPT ); Thu, 15 Jul 2021 15:05:32 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 33BC3613CC; Thu, 15 Jul 2021 19:01:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1626375717; bh=nkq24l6VqkSo1UqqPCrwRMRiEXo5Lx5JBG0l4bdAHQ4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=QGETh4keZbcPtYqImkIPuQ9D5LW5vKk+8Kh/wwCtOcDncec+P7xa6keULFd8k8rO2 3vH6tlPJrAw0x0P11YlrxNXOzmGGcyt20rdJ178tHsSBx92kmX5UB8wm8b4Y160yTX 9vOQf7TfioUrv63uWvF4eQMkdIcl7NH55FffhyuY= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Evan Quan , Lijo Lazar , Alex Deucher Subject: [PATCH 5.12 164/242] drm/amdgpu: fix NAK-G generation during PCI-e link width switch Date: Thu, 15 Jul 2021 20:38:46 +0200 Message-Id: <20210715182622.041495977@linuxfoundation.org> X-Mailer: git-send-email 2.32.0 In-Reply-To: <20210715182551.731989182@linuxfoundation.org> References: <20210715182551.731989182@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Evan Quan commit 5a5da8ae9546031e43efd4fa5aa8baa481e83dfb upstream. A lot of NAK-G being generated when link widht switching is happening. WA for this issue is to program the SPC to 4 symbols per clock during bootup when the native PCIE width is x4. Signed-off-by: Evan Quan Reviewed-by: Lijo Lazar Signed-off-by: Alex Deucher Cc: stable@vger.kernel.org Signed-off-by: Greg Kroah-Hartman --- drivers/gpu/drm/amd/amdgpu/amdgpu_nbio.h | 1 + drivers/gpu/drm/amd/amdgpu/nbio_v2_3.c | 28 ++++++++++++++++++++++++++++ drivers/gpu/drm/amd/amdgpu/nv.c | 3 +++ 3 files changed, 32 insertions(+) --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_nbio.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_nbio.h @@ -89,6 +89,7 @@ struct amdgpu_nbio_funcs { void (*enable_aspm)(struct amdgpu_device *adev, bool enable); void (*program_aspm)(struct amdgpu_device *adev); + void (*apply_lc_spc_mode_wa)(struct amdgpu_device *adev); }; struct amdgpu_nbio { --- a/drivers/gpu/drm/amd/amdgpu/nbio_v2_3.c +++ b/drivers/gpu/drm/amd/amdgpu/nbio_v2_3.c @@ -51,6 +51,8 @@ #define mmBIF_MMSCH1_DOORBELL_RANGE 0x01d8 #define mmBIF_MMSCH1_DOORBELL_RANGE_BASE_IDX 2 +#define smnPCIE_LC_LINK_WIDTH_CNTL 0x11140288 + static void nbio_v2_3_remap_hdp_registers(struct amdgpu_device *adev) { WREG32_SOC15(NBIO, 0, mmREMAP_HDP_MEM_FLUSH_CNTL, @@ -463,6 +465,31 @@ static void nbio_v2_3_program_aspm(struc WREG32_PCIE(smnPCIE_LC_CNTL3, data); } +static void nbio_v2_3_apply_lc_spc_mode_wa(struct amdgpu_device *adev) +{ + uint32_t reg_data = 0; + uint32_t link_width = 0; + + if (!((adev->asic_type >= CHIP_NAVI10) && + (adev->asic_type <= CHIP_NAVI12))) + return; + + reg_data = RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL); + link_width = (reg_data & PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK) + >> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT; + + /* + * Program PCIE_LC_CNTL6.LC_SPC_MODE_8GT to 0x2 (4 symbols per clock data) + * if link_width is 0x3 (x4) + */ + if (0x3 == link_width) { + reg_data = RREG32_PCIE(smnPCIE_LC_CNTL6); + reg_data &= ~PCIE_LC_CNTL6__LC_SPC_MODE_8GT_MASK; + reg_data |= (0x2 << PCIE_LC_CNTL6__LC_SPC_MODE_8GT__SHIFT); + WREG32_PCIE(smnPCIE_LC_CNTL6, reg_data); + } +} + const struct amdgpu_nbio_funcs nbio_v2_3_funcs = { .get_hdp_flush_req_offset = nbio_v2_3_get_hdp_flush_req_offset, .get_hdp_flush_done_offset = nbio_v2_3_get_hdp_flush_done_offset, @@ -484,4 +511,5 @@ const struct amdgpu_nbio_funcs nbio_v2_3 .remap_hdp_registers = nbio_v2_3_remap_hdp_registers, .enable_aspm = nbio_v2_3_enable_aspm, .program_aspm = nbio_v2_3_program_aspm, + .apply_lc_spc_mode_wa = nbio_v2_3_apply_lc_spc_mode_wa, }; --- a/drivers/gpu/drm/amd/amdgpu/nv.c +++ b/drivers/gpu/drm/amd/amdgpu/nv.c @@ -1073,6 +1073,9 @@ static int nv_common_hw_init(void *handl { struct amdgpu_device *adev = (struct amdgpu_device *)handle; + if (adev->nbio.funcs->apply_lc_spc_mode_wa) + adev->nbio.funcs->apply_lc_spc_mode_wa(adev); + /* enable pcie gen2/3 link */ nv_pcie_gen3_enable(adev); /* enable aspm */