Received: by 2002:a05:6a10:1287:0:0:0:0 with SMTP id d7csp1330910pxv; Fri, 16 Jul 2021 07:02:37 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzDucbKFBAV0ZBx8BMt/qQijyQLdh+Kt4SvHMTKTQczjcj5CcqDMa023pCGKdRIsFDxOJU8 X-Received: by 2002:a05:600c:3b92:: with SMTP id n18mr10972172wms.69.1626444157023; Fri, 16 Jul 2021 07:02:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1626444157; cv=none; d=google.com; s=arc-20160816; b=rfhzPBeCzpfjVxRMhGdZVWaCpuqk1FzxDKjUb3/qGBisBT8sawAQf+Mcc0mLdvr9En Y5BpEwEPP2EiFa97w9Vks8+5mnHPQLse3vj27LIi+o1TewKVvfY0ScGqOQ7GIlgq6hFv EQ4PzmGagYG2GhenT5AWd/8/KcNTitN4qPrsSYIdD3FMmIVn9MEy5TjtG/jGjSTa+8TS clxo4dBIh9lThgVrbCCt0QjVQhwFtFfqJXdDuCWlcJb2rr6bGEysQErbzjfnXcYgRaF6 eBPY/WDBEJMMw7rhH0WQ/n75TQqJ8gsdrsbFqpxyXAqxsXIzJfYPLp5NJqk9vNBQPYat y0Aw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dmarc-filter:sender:dkim-signature; bh=E+JAovpazw21Z4l1pMciAU/aFnAS7UmrbLIMJs0lwzI=; b=baNDnIx+xWUD536jx0fTUvHyqtMt+0ztZ9hTKIZGTxKxq+T6VQpPQYqg+oELgqsbbL owoz8dNj1IU/nPDh4mwNngbmcXk/4+yJq1QguyoXXPx0FbQKPfXrQIEqDQB1jK0SebSH idFXy7fFhijjijL4OQZ8OpBYbl26wBevBIfNkRHxbdxp7n9Au6W1r/fDGl6N5xPJTDis i/iH3rEwOXUc82tsYv294nmkvX/4IpmqO4CL6kRmFEcOgYWliriaT1R0QvXgKKKtojhT 1k5xRQUHpx0N6cesspm9Hs30gLMIASY3JVplg33Sq+8/QdCsAsDzJiw1lnnruyBbvjkH /vpQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=ahdwYha0; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x2si4860954ejb.69.2021.07.16.07.02.08; Fri, 16 Jul 2021 07:02:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=ahdwYha0; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240321AbhGPOCi (ORCPT + 99 others); Fri, 16 Jul 2021 10:02:38 -0400 Received: from m43-7.mailgun.net ([69.72.43.7]:46022 "EHLO m43-7.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S240343AbhGPOCg (ORCPT ); Fri, 16 Jul 2021 10:02:36 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1626443982; h=References: In-Reply-To: Message-Id: Date: Subject: Cc: To: From: Sender; bh=E+JAovpazw21Z4l1pMciAU/aFnAS7UmrbLIMJs0lwzI=; b=ahdwYha0QoHXqRwUO/RjZwOe5lplYKhDQfmF4jnw79+QZd5ocTnT1A12sb6dKXTF3FuUhYCp XpUT+5QfiLTh8TNj98YVTygb3PgTzUiIPVLPSTAI12bdf/ILXGol0TgzRdD0jfTD+5KHRxxT flEDm8pPRGm3tKqGCkAJ5nHYkHM= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n04.prod.us-west-2.postgun.com with SMTP id 60f190bed0100c7cf917cb3c (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Fri, 16 Jul 2021 13:59:26 GMT Sender: pmaliset=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 0EE8EC43145; Fri, 16 Jul 2021 13:59:26 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00,SPF_FAIL, URIBL_BLOCKED autolearn=no autolearn_force=no version=3.4.0 Received: from pmaliset-linux.qualcomm.com (unknown [202.46.22.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: pmaliset) by smtp.codeaurora.org (Postfix) with ESMTPSA id 3F2A7C433D3; Fri, 16 Jul 2021 13:59:19 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 3F2A7C433D3 Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=pmaliset@codeaurora.org From: Prasad Malisetty To: agross@kernel.org, bjorn.andersson@linaro.org, bhelgaas@google.com, robh+dt@kernel.org, swboyd@chromium.org, lorenzo.pieralisi@arm.com, svarbanov@mm-sol.com Cc: devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-usb@vger.kernel.org, linux-kernel@vger.kernel.org, dianders@chromium.org, mka@chromium.org, vbadigan@codeaurora.org, sallenki@codeaurora.org, Prasad Malisetty Subject: [PATCH v4 4/4] PCIe: qcom: Add support to control pipe clk src Date: Fri, 16 Jul 2021 19:28:47 +0530 Message-Id: <1626443927-32028-5-git-send-email-pmaliset@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1626443927-32028-1-git-send-email-pmaliset@codeaurora.org> References: <1626443927-32028-1-git-send-email-pmaliset@codeaurora.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is a new requirement for sc7280 SoC. To enable gdsc gcc_pcie_1_pipe_clk_src should be TCXO. after PHY initialization gcc_pcie_1_pipe_clk_src needs to switch from TCXO to gcc_pcie_1_pipe_clk. Signed-off-by: Prasad Malisetty --- drivers/pci/controller/dwc/pcie-qcom.c | 22 ++++++++++++++++++++++ 1 file changed, 22 insertions(+) diff --git a/drivers/pci/controller/dwc/pcie-qcom.c b/drivers/pci/controller/dwc/pcie-qcom.c index 8a7a300..9e0e4ab 100644 --- a/drivers/pci/controller/dwc/pcie-qcom.c +++ b/drivers/pci/controller/dwc/pcie-qcom.c @@ -166,6 +166,9 @@ struct qcom_pcie_resources_2_7_0 { struct regulator_bulk_data supplies[2]; struct reset_control *pci_reset; struct clk *pipe_clk; + struct clk *gcc_pcie_1_pipe_clk_src; + struct clk *phy_pipe_clk; + struct clk *ref_clk_src; }; union qcom_pcie_resources { @@ -1167,6 +1170,20 @@ static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie) if (ret < 0) return ret; + if (of_device_is_compatible(dev->of_node, "qcom,pcie-sc7280")) { + res->gcc_pcie_1_pipe_clk_src = devm_clk_get(dev, "pipe_mux"); + if (IS_ERR(res->gcc_pcie_1_pipe_clk_src)) + return PTR_ERR(res->gcc_pcie_1_pipe_clk_src); + + res->phy_pipe_clk = devm_clk_get(dev, "phy_pipe"); + if (IS_ERR(res->phy_pipe_clk)) + return PTR_ERR(res->phy_pipe_clk); + + res->ref_clk_src = devm_clk_get(dev, "ref"); + if (IS_ERR(res->ref_clk_src)) + return PTR_ERR(res->ref_clk_src); + } + res->pipe_clk = devm_clk_get(dev, "pipe"); return PTR_ERR_OR_ZERO(res->pipe_clk); } @@ -1255,6 +1272,11 @@ static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie) static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie) { struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0; + struct dw_pcie *pci = pcie->pci; + struct device *dev = pci->dev; + + if (of_device_is_compatible(dev->of_node, "qcom,pcie-sc7280")) + clk_set_parent(res->gcc_pcie_1_pipe_clk_src, res->phy_pipe_clk); return clk_prepare_enable(res->pipe_clk); } -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project